电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT8209AC-G3-28E-156.257812Y

产品描述-20 TO 70C, 2520, 50PPM, 2.8V, 1
产品类别无源元件    振荡器   
文件大小647KB,共15页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT8209AC-G3-28E-156.257812Y概述

-20 TO 70C, 2520, 50PPM, 2.8V, 1

SIT8209AC-G3-28E-156.257812Y规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称SiTime
Reach Compliance Codecompliant
Factory Lead Time8 weeks
其他特性ENABLE/DISABLE FUNCTION; ALSO COMPATIBLE WITH LVTTL OUTPUT; TR
最长下降时间2 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
安装特点SURFACE MOUNT
标称工作频率156.257812 MHz
最高工作温度70 °C
最低工作温度-20 °C
振荡器类型LVCMOS
输出负载15 pF
物理尺寸2.7mm x 2.4mm x 0.75mm
最长上升时间2 ns
最大供电电压3.08 V
最小供电电压2.52 V
标称供电电压2.8 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)

文档预览

下载PDF文档
SiT8209
Ultra-Performance Oscillator
Features
Any frequency between 80.000001 and 220 MHz accurate to
6 decimal places
100% pin-to-pin drop-in replacement to quartz-based oscillators
Ultra-low phase jitter: 0.5 ps (12 kHz to 20 MHz)
Frequency stability as low as ±10 PPM
Industrial or extended commercial temperature range
LVCMOS/LVTTL compatible output
Standard 4-pin packages: 2.5 x 2.0, 3.2 x 2.5, 5.0 x 3.2,
7.0 x 5.0 mm x mm
Outstanding silicon reliability of 2 FIT or 500 million hour MTBF
Pb-free, RoHS and REACH compliant
Ultra-short lead time
Applications
SATA, SAS, Ethernet, 10-Gigabit Ethernet, SONET, PCI
Express, video, Wireless
Computing, storage, networking, telecom, industrial control
Table 1. Electrical Characteristics
Parameter
Output Frequency Range
Frequency Stability
Symbol
f
F_stab
[1]
Min.
80.000001
-10
-20
-25
-50
Typ.
1.8
2.5
2.8
3.3
34
30
1.2
100
7
1.5
2
0.5
Max.
220
+10
+20
+25
+50
+70
+85
1.89
2.75
3.08
3.63
36
33
31
30
70
10
55
60
2
10%
30%
250
10
115
10
2
3
1
+1.5
+5
Unit
MHz
PPM
PPM
PPM
PPM
°C
°C
V
V
V
V
mA
mA
mA
mA
µA
µA
%
%
ns
Vdd
Vdd
Vdd
Vdd
kΩ
MΩ
ms
ns
ms
ps
ps
ps
PPM
PPM
Pin 1, OE or
ST
Pin 1, OE or
ST
Extended Commercial
Industrial
Condition
Inclusive of Initial tolerance at 25 °C, and variations over
operating temperature, rated power supply voltage and load
Operating Temperature Range
Supply Voltage
T_use
Vdd
-20
-40
1.71
2.25
2.52
2.97
Supply voltages between 2.5V and 3.3V can be supported.
Contact
SiTime
for guaranteed performance specs for supply
voltages not specified in this table.
Current Consumption
OE Disable Current
Idd
I_OD
No load condition, f = 100 MHz, Vdd = 2.5V, 2.8V or 3.3V
No load condition, f = 100 MHz, Vdd = 1.8V
Vdd = 2.5V, 2.8V or 3.3V, OE = GND, output is Weakly Pulled
Down
Vdd = 1.8 V. OE = GND, output is Weakly Pulled Down
Vdd = 2.5V, 2.8V or 3.3V,
ST
= GND, output is Weakly
Pulled Down
Vdd = 1.8 V.
ST
= GND, output is Weakly Pulled Down
f <= 165 MHz, all Vdds.
f > 165 MHz, all Vdds.
15 pF load, 10% - 90% Vdd
IOH = -6 mA, IOL = 6 mA, (Vdd = 3.3V, 2.8V, 2.5V)
IOH = -3 mA, IOL = 3 mA, (Vdd = 1.8V)
Standby Current
I_std
Duty Cycle
Rise/Fall Time
Output Voltage High
Output Voltage Low
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
DC
Tr, Tf
VOH
VOL
VIH
VIL
Z_in
45
40
90%
70%
2
Pin 1, OE logic high or logic low, or
ST
logic high
Pin 1,
ST
logic low
Measured from the time Vdd reaches its rated minimum value
f = 80 MHz, For other frequencies, T_oe = 100 ns + 3 cycles
In standby mode, measured from the time
ST
pin
crosses 50% threshold. Refer to
Figure 5.
f = 156.25 MHz, Vdd = 2.5V, 2.8V or 3.3V
f = 156.25 MHz, Vdd = 1.8V
f = 156.25 MHz, Integration bandwidth = 12 kHz to 20 MHz
25°C
25°C
Startup Time
OE Enable/Disable Time
Resume Time
RMS Period Jitter
RMS Phase Jitter (random)
First year Aging
10-year Aging
T_start
T_oe
T_resume
T_jitt
T_phj
F_aging
-1.5
-5
Note:
1. All electrical specifications in the above table are specified with 15 pF output load and for all Vdd(s) unless otherwise stated.
Rev 1.1
January 2, 2017
www.sitime.com
WinCE6.0 和 Wince5.0 差别很大,请介绍一下WinCE6.0 (包括: 目录结构....)
WinCE6.0 和 Wince5.0 差别很大,请介绍一下WinCE6.0 (包括: 目录结构....)...
lisheng053758 嵌入式系统
关于DS-5调试裸板FPGA的问题
按照DE1-SOC的培训教材的7.4节点亮 FPGA LED,总共要经历下面几个步骤:  alt_fpga_control_enable() ,允许 HPS 控制 FPGA;  alt_fpga_cfg_mode_get() ,检测 MSEL 配置 ......
guorui200901 FPGA/CPLD
VHDL分频
我的晶振是50M的,用PLL分过后也还有10M,我现在要做时钟,即得到1HZ的信号 ,那个难呀,写了几个PROCESS,分了三次,才得到了不太标准的1HZ信号,有没有朋友知道怎么分才能得到标准的1HZ信号呢 ......
wenhuawu FPGA/CPLD
[安信可ESP32-Audio-Kit音频开发板] - 4: 在 Ubuntu 20.04 上运行“esp-adf”build
本帖最后由 MianQi 于 2021-10-7 21:51 编辑 注意事项和设置环节有: 1、下载-解压“esp-idf-v4.2.2.zip” (https://github.com/espressif/esp-idf/releases/tag/v4.2.2) ......
MianQi 无线连接
at91rm9200的u-boot烧写问题
想让at91rm9200从flash引导,看到那个分区表,要依次烧写,boot.bin. u-boot.gz,uImage,最后还要烧写u-boot的环境变量,请问那个boot.bin和环境变量从哪儿找啊...
lijiamin11 嵌入式系统
串行为何比并行快?
上周我们寄出了一个活动中的32G U盘,大家也在论坛晒出了此款U盘的传输速度对比,有人提出质疑,USB仅靠一对差分线传输,而SD卡有9根线,往往U盘的速度却远高于SD卡的速度。那么问题来了,为何 ......
eric_wang 综合技术交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1201  2698  585  2473  929  40  11  4  54  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved