电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550AF000134DG

产品描述VCXO; DIFF/SE; SINGLE FREQ; 10-1
产品类别无源元件   
文件大小458KB,共15页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

550AF000134DG在线购买

供应商 器件名称 价格 最低购买 库存  
550AF000134DG - - 点击查看 点击购买

550AF000134DG概述

VCXO; DIFF/SE; SINGLE FREQ; 10-1

550AF000134DG规格参数

参数名称属性值
类型VCXO
频率693.482991MHz
功能启用/禁用
输出LVPECL
电压 - 电源3.3V
频率稳定度±50ppm
绝对牵引范围(APR)±100ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)130mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1 . 4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
2
3
6
5
4
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si550
请教UCC28019问题
本帖最后由 paulhyde 于 2014-9-15 03:22 编辑 我用UCC28019做了一个PFC,电流较大时,在尖峰发生震荡,这是什么原因呢??http://bbs.dianyuan.com/js/kindeditor/plugins/emoticons/18.gif ......
1742215784 电子竞赛
关于在CE下绑定网卡.急呀!!!
CE下重新绑定网卡,下面的代码老是出错,麻烦高手帮我查看一下.谢谢 LPCTSTR NDISUIO_DEVICE_NAME = _T("NDS0:"); WCHAR strAdapterName = L"PCI\\RTL81391"; DWORD dwlen = (wcslen(strAda ......
guiyi518 嵌入式系统
【LPC54100】开发板硬件
LPCXpresso54102开发板属于LPCXpresso系列,LPCXpresso是NXP官方推出的开发板,提供了LPC1114、LPC1227、LPC1343、LPC1549、LPC1769、LPC54102等Cortex-M系列MCU的评估板。LPCXpresso54102开发 ......
yinyue01 NXP MCU
1Hz到10MHz方波信号幅值检测电路参考!
想检测频率范围是1Hz到10MHz,幅值范围是0.1V到3V的方波信号!买不起高速AD打算利用运放和比较器做检波电路!做出了下面两个电路但是效果不是太理想 运放和比较器都是高速的!请问大神们还有其 ......
燕园技术宅 模拟电子
请问能否在AVR中使用“#define SCL PORTC.1 ”
在一个例程里看到的如下语句(同样是ATmega128单片机):#define SCL PORTC.1 //定义串行时钟…………SCL=1;………………SCL = 0;我自己建立文件用了上述语句,编译却出现如下错误:syntax ......
godjohsn Microchip MCU
晒WEBENCH设计的过程+1500LIUM LED
LED现在到处又有应用到,呵呵 LED的驱动非常重要,直接影响到寿命 ...
pleasemissme 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 915  2533  142  267  1956  52  10  24  36  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved