电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510FBA000149BAGR

产品描述OSC XO 74.175824MHZ LVDS SMD
产品类别无源元件   
文件大小683KB,共31页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

510FBA000149BAGR在线购买

供应商 器件名称 价格 最低购买 库存  
510FBA000149BAGR - - 点击查看 点击购买

510FBA000149BAGR概述

OSC XO 74.175824MHZ LVDS SMD

510FBA000149BAGR规格参数

参数名称属性值
类型XO(标准)
频率74.175824MHz
功能启用/禁用
输出LVDS
电压 - 电源2.5V
频率稳定度±25ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)23mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.197" 长 x 0.126" 宽(5.00mm x 3.20mm)
高度 - 安装(最大值)0.050"(1.28mm)
电流 - 电源(禁用)(最大值)18mA

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
Mf Rc500通信协议
通讯格式:数据包长度L(1byte) 命令字C(1byte) 数据包D(L-1bytes)通讯方向:-> 下位机送给上位机<- 上位机送给下位机IC卡读写器Demo程序:1) 启动<- 02 0B 0F (02为长度,0B为命令字,测试凤 ......
JasonYoo 无线连接
关于CPU的一点问题
http://img.blog.163.com/photo/tnzqGcCcL1n8Y3Oc7yNxoQ==/3740239490531923010.jpg 问题如图了请高手解答下谢谢~~~...
iamgongqiang 嵌入式系统
ADC在DMA下能否设置单通道采集N点后才触发中断?
单片机STM32F103ZET6 我把要修改移植的代码都贴出来吧。还有希望采样率100k左右,请教如何修改,谢谢! #include "app.h" #define ADC1_DR_Address ((uint32_t)0x4001244C)//定义硬件ADC1的 ......
NPY stm32/stm8
有没有六路温度巡回检测啊
有没有六路温度巡回检测啊 ?...
yzywo 模拟电子
关于RS485通讯问题
请问各位前辈,在搭建485通讯网络的时候,选取的芯片用MAX485和MAX487有啥区别,我查了下。好像MAX485最多的节点数是32个,而MAX487是128个,是不是这样的啊!他们的管脚都是相同的。...
yejiandong84 单片机
嵌入式系统的C程序设计
收集大放送...
caoshangfei 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2318  792  2217  801  1256  54  36  51  52  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved