电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

M4A3-32/32-5VNC

产品描述IC CPLD 32MC 5NS 44TQFP
产品类别可编程逻辑器件    可编程逻辑   
文件大小2MB,共13页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
标准
下载文档 详细参数 全文预览

M4A3-32/32-5VNC概述

IC CPLD 32MC 5NS 44TQFP

M4A3-32/32-5VNC规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Lattice(莱迪斯)
零件包装代码QFP
包装说明TQFP, TQFP44,.47SQ,32
针数44
Reach Compliance Codecompliant
ECCN代码EAR99
其他特性YES
最大时钟频率105 MHz
系统内可编程YES
JESD-30 代码S-PQFP-G44
JESD-609代码e3
JTAG BSTYES
长度10 mm
湿度敏感等级3
专用输入次数
I/O 线路数量32
宏单元数32
端子数量44
最高工作温度70 °C
最低工作温度
组织0 DEDICATED INPUTS, 32 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码TQFP
封装等效代码TQFP44,.47SQ,32
封装形状SQUARE
封装形式FLATPACK, THIN PROFILE
峰值回流温度(摄氏度)260
电源3.3 V
可编程逻辑类型EE PLD
传播延迟5 ns
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
PCB Layout Recommendations
for Leaded Packages
October 2013
Technical Note TN1257
Introduction
This document provides general PCB layout guidance for Lattice QFP (Quad Flat Package) and QFN (Quad Flat
No Lead) products. Table 1 below lists the common nomenclature for different types of packages. As it is antici-
pated that users may have specific PCB design rules and requirements, the recommendations made herein should
be considered as reference guidelines only.
When designing a PCB for a QFN or QFP package, the following primary factors can affect the successful package
mounting on the board:
• Perimeter Land Pad and Trace Design
• Stencil design
• Type of vias
• Board thickness
• Lead finish on the package
• Surface finish on the board
• Type of solder paste
• Reflow profile
Table 1. Leaded Package Types
Package Type
QFN
DR-QFN
QFP
PQFP
TQFP
Description
Quad Flat No Lead.
Plastic package with flat lead frame base coplanar along its bottom side.
Dual Row-Quad Flat No Lead.
QFN package that has two row staggered contacts.
Quad Flat Package.
Plastic package with “gull wing” leads extending from four sides of the body.
Plastic Quad Flat Package.
QFP with body thickness from 2.0mm and above.
Thin Quad Flat Package.
QFP with thin body profile typical at 1.40mm and 1.0mm.
© 2013 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand
or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
www.latticesemi.com
1
tn1257_01.3
ORCAD 10.5 pspice AD734仿真中出现问题
用orcad 10.5 pspice 仿真 用AD734实现除法功能的时候,在AD734的10 和13管脚出现如下问题: ERROR: Unconnected pin, no FLOAT property or FLOAT = e U8 pin 'DD' ERROR: Unconnect ......
zsxie Microchip MCU
Cyclone V FPGA系列简介
Cyclone V FPGA系列简介 Altera的Cyclone® V FPGA实现了业界最低的系统成本和功耗,其性能水平满足了您突出大批量应用优势的需求。从三种型号中进行选择: 只提供逻辑的Cyclone V E FPGA ......
chenzhufly FPGA/CPLD
康复机器人主要用什么控制平台控制?
有知道国内外的康复机器人是用什么软件平台来控制的吗?或者用什么平台建模仿真的? ...
淘豆儿97 机器人开发
2015,你的新年愿望是____________
184322 2014即将离去,回首这一年,你是否取得了更大的进步,是否忙碌并充实着,是否完成了年初设定的目标……:loveliness: 转眼间,2015已悄然来临,相信大家都已经树 ......
eric_wang 聊聊、笑笑、闹闹
求助 :PB5.0 用Build and Sysgen编译后出错
fatutil.exp : error LNK2001: unresolved external symbol DefragVolume fatutil.exp : error LNK2001: unresolved external symbol DefragVolumeEx fatutil.exp : error LNK2001: unresolve ......
liwei5426 嵌入式系统
【 信号处理】利用FPGA实现FFT算法VHDL语言
利用FPGA实现FFT算法VHDL语言 ...
jishuaihu FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 117  2520  951  865  1230  3  51  20  18  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved