电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591BB212M500DGR

产品描述SINGLE FREQUENCY XO, OE PIN 1
产品类别无源元件   
文件大小416KB,共16页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

591BB212M500DGR在线购买

供应商 器件名称 价格 最低购买 库存  
591BB212M500DGR - - 点击查看 点击购买

591BB212M500DGR概述

SINGLE FREQUENCY XO, OE PIN 1

591BB212M500DGR规格参数

参数名称属性值
类型XO(标准)
频率212.5MHz
功能启用/禁用
输出LVDS
电压 - 电源3.3V
频率稳定度±25ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)100mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
810 MH
Z
)
Features
Available with any-frequency output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry Standard 5x7 and
3.2x5 mm packages
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 8.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 supports any
frequency from 10 to 810 MHz. Unlike a traditional XO, where a unique
crystal is required for each output frequency, the Si590/591 uses one fixed
crystal to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 7.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
NC
2
5
NC
V
DD
CLK– CLK+
GND
3
4
CLK
17 k
*
Any-rate
10–810 MHz
DSPLL
®
Clock
Synthesis
Si590 (CMOS)
OE
Fixed
Frequency
XO
OE
1
6
V
DD
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Si591 (LVDS/LVPECL/CML)
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si590/591
每次都要发帖 然后才能下载
本帖最后由 paulhyde 于 2014-9-15 08:58 编辑 每次都要发帖 然后才能下载 ...
chch1989 电子竞赛
【信号处理】:续附件 经典书籍《数字信号处理的FPGA实现》中英
无线通信FPGA设计 田耕等编著的《无线通信FPGA设计 》XILINX指定的培训教材:《无线通信的MATLAB和FPGA实现》 附件太大 先上传代码...
mlk123 FPGA/CPLD
电机驱动模块电路
电机驱动模块电路...
hhsky0 电机控制
使用Beaglebone Black的串口UART
转帖:http://blog.csdn.net/wyt2013/article/details/16846027 Beaglebone Black上有UART1-UART5共5个可用的uart串口,UART0连到了Beaglebone Black新增的串口调试引脚上,我们最后再来说它。 ......
nmg DSP 与 ARM 处理器
3du33b
求救啊 求救啊3du33b光敏三极管!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!! 怎么看管脚,工作原理是怎么个回事? ...
ywlzh 分立器件
富士通FRAM“免费样片”申请介绍
134236...
EEWORLD社区 综合技术交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 23  2277  72  946  1638  51  32  21  59  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved