电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT9120AC-1DF-25E148.500000T

产品描述-20 TO 70C, 7050, 10PPM, 2.5V, 1
产品类别无源元件   
文件大小480KB,共13页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT9120AC-1DF-25E148.500000T概述

-20 TO 70C, 7050, 10PPM, 2.5V, 1

SIT9120AC-1DF-25E148.500000T规格参数

参数名称属性值
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.039"(1.00mm)

文档预览

下载PDF文档
SiT9120
Standard Frequency Differential Oscillator
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
31 standard frequencies from 25 MHz to 212.5 MHz
LVPECL and LVDS output signaling types
0.6 ps RMS phase jitter (random) over 12 kHz to 20 MHz bandwidth
Frequency stability as low as ±10 ppm
Industrial and extended commercial temperature ranges
Industry-standard packages: 3.2x2.5, 5.0x3.2 and 7.0x5.0 mmxmm
For any other frequencies between 1 to 625 MHz, refer to SiT9121
and SiT9122 datasheet
10GB Ethernet, SONET, SATA, SAS, Fibre Channel,
PCI-Express
Telecom, networking, instrumentation, storage, servers
Electrical Characteristics
Parameter and Conditions
Supply Voltage
Symbol
Vdd
Min.
2.97
2.25
2.25
Output Frequency Range
Frequency Stability
f
F_stab
25
-10
-20
-25
-50
First Year Aging
10-year Aging
Operating Temperature Range
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
Start-up Time
Resume Time
Duty Cycle
Current Consumption
OE Disable Supply Current
Output Disable Leakage Current
Standby Current
Maximum Output Current
Output High Voltage
Output Low Voltage
Output Differential Voltage Swing
Rise/Fall Time
OE Enable/Disable Time
RMS Period Jitter
F_aging1
F_aging10
T_use
VIH
VIL
Z_in
T_start
T_resume
DC
Idd
I_OE
I_leak
I_std
I_driver
VOH
VOL
V_Swing
Tr, Tf
T_oe
T_jitt
-2
-5
-40
-20
70%
2
45
Vdd-1.1
Vdd-1.9
1.2
Typ.
3.3
2.5
100
6
6
61
1.6
300
1.2
1.2
1.2
0.6
Max.
3.63
2.75
3.63
212.5
+10
+20
+25
+50
+2
+5
+85
+70
30%
250
10
10
55
69
35
1
100
30
Vdd-0.7
Vdd-1.5
2.0
500
115
1.7
1.7
1.7
0.85
Unit
V
V
V
MHz
ppm
ppm
ppm
ppm
ppm
ppm
°C
°C
Vdd
Vdd
ms
ms
%
mA
mA
A
A
mA
V
V
V
ps
ns
ps
ps
ps
ps
25°C
25°C
Industrial
Extended Commercial
Pin 1, OE or ST
Pin 1, OE or ST
Pin 1, OE logic high or logic low, or ST logic high
Pin 1, ST logic low
Measured from the time Vdd reaches its rated minimum value.
In Standby mode, measured from the time ST pin crosses
50% threshold.
Contact SiTime for tighter duty cycle
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
OE = Low
ST = Low, for all Vdds
Maximum average current drawn from OUT+ or OUT-
See Figure 1(a)
See Figure 1(a)
See Figure 1(b)
20% to 80%, see Figure 1(a)
f = 212.5 MHz - For other frequencies, T_oe = 100ns + 3 period
f = 100 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, VDD = 3.3V or 2.5V
f = 212.5 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, Integration bandwidth = 12 kHz to 20 MHz, all
Vdds
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
See Figure 2
Termination schemes in Figures 1 and 2 - XX ordering code
See last page for list of standard frequencies
Inclusive of initial tolerance, operating temperature, rated power
supply voltage, and load variations
Condition
LVPECL and LVDS, Common Electrical Characteristics
LVPECL, DC and AC Characteristics
RMS Phase Jitter (random)
T_phj
LVDS, DC and AC Characteristics
Current Consumption
OE Disable Supply Current
Differential Output Voltage
Idd
I_OE
VOD
250
47
350
55
35
450
mA
mA
mV
SiTime Corporation
Rev. 1.06
990 Almanor Avenue, Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised October 3, 2014
7段数码管译码驱动和计数器构成24小时计时器
7段数码管译码驱动和计数器构成24小时计时器   这里介绍一下7段数码管见下图 http://www.51hei.com/UpFiles/Pic/chip/2008-01/20080104201515984.jpg 7段数码管又分共阴和共阳两种 ......
weigaole 模拟电子
关于DSP计数器接受脉冲的问题
大家好!想问问各位高手,如果用dsp接受外部脉冲并计算脉冲数,我看到有两个口:用TCLKINB接收脉冲,用TDIRB接收方向控制的电平,现在的问题是,如果我想在任意时刻改变计数的方向,那该怎么办 ......
piangyangguohai 微控制器 MCU
哪些书是学嵌入式必备的书籍
哪些书是学嵌入式必备的书籍 嵌入式有无所谓的四书五经 有关嵌入式方面书籍都可~~ 包含各种操作系统 或是网络 & ARM & usb etc... 麻烦推荐 谢谢 ...
healthnr 嵌入式系统
给可穿戴设备供电,你是怎么想的?
由于电池充电、低静态电流运行、智能电源管理和高集成度方面的创新,可穿戴设备将变得越来越小、功能越来越多、运行的时间越来越长。 由于必须使用尺寸小、容量低的电池作为电源,可 ......
qwqwqw2088 模拟与混合信号
pb导SDK出错?
请问各位高手: 我用PB先制定一个X86内核(有专门的BSP) 然后导出SDK 设置完成后我点platform->sdk->build sdk,开始创建SDK 时 提示:It is recommedned that you build a run-time image ......
toshbia 嵌入式系统
请教有关linux驱动开发,按关机键关机时,如何考虑驱动应作哪些结束工作?
本人菜鸟一只,但我现在有一份没完成的驱动代码,现在急需要解决的就是关机时,驱动要做哪些结束工作来保证软件的正常关机。不知道该怎么考虑,因为不知道关机时手机正在执行什么任务,所以不清 ......
jhj122 Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2834  2555  472  1528  1553  16  47  55  54  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved