电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT9120AI-1D1-33E74.175824Y

产品描述-40 TO 85C, 7050, 20PPM, 3.3V, 7
产品类别无源元件    振荡器   
文件大小480KB,共13页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT9120AI-1D1-33E74.175824Y概述

-40 TO 85C, 7050, 20PPM, 3.3V, 7

SIT9120AI-1D1-33E74.175824Y规格参数

参数名称属性值
是否Rohs认证符合
厂商名称SiTime
Reach Compliance Codecompliant
Factory Lead Time6 weeks
其他特性ENABLE/DISABLE FUNCTION; COMPLIMENTARY OUTPUT
最长下降时间0.5 ns
频率调整-机械NO
频率稳定性20%
JESD-609代码e4
安装特点SURFACE MOUNT
端子数量6
标称工作频率74.175824 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
输出负载50 OHM
封装主体材料PLASTIC
封装等效代码DILCC6,.2
物理尺寸7mm x 5mm x 0.9mm
电源3.3 V
认证状态Not Qualified
最长上升时间0.5 ns
最大压摆率69 mA
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)

文档预览

下载PDF文档
SiT9120
Standard Frequency Differential Oscillator
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
31 standard frequencies from 25 MHz to 212.5 MHz
LVPECL and LVDS output signaling types
0.6 ps RMS phase jitter (random) over 12 kHz to 20 MHz bandwidth
Frequency stability as low as ±10 ppm
Industrial and extended commercial temperature ranges
Industry-standard packages: 3.2x2.5, 5.0x3.2 and 7.0x5.0 mmxmm
For any other frequencies between 1 to 625 MHz, refer to SiT9121
and SiT9122 datasheet
10GB Ethernet, SONET, SATA, SAS, Fibre Channel,
PCI-Express
Telecom, networking, instrumentation, storage, servers
Electrical Characteristics
Parameter and Conditions
Supply Voltage
Symbol
Vdd
Min.
2.97
2.25
2.25
Output Frequency Range
Frequency Stability
f
F_stab
25
-10
-20
-25
-50
First Year Aging
10-year Aging
Operating Temperature Range
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
Start-up Time
Resume Time
Duty Cycle
Current Consumption
OE Disable Supply Current
Output Disable Leakage Current
Standby Current
Maximum Output Current
Output High Voltage
Output Low Voltage
Output Differential Voltage Swing
Rise/Fall Time
OE Enable/Disable Time
RMS Period Jitter
F_aging1
F_aging10
T_use
VIH
VIL
Z_in
T_start
T_resume
DC
Idd
I_OE
I_leak
I_std
I_driver
VOH
VOL
V_Swing
Tr, Tf
T_oe
T_jitt
-2
-5
-40
-20
70%
2
45
Vdd-1.1
Vdd-1.9
1.2
Typ.
3.3
2.5
100
6
6
61
1.6
300
1.2
1.2
1.2
0.6
Max.
3.63
2.75
3.63
212.5
+10
+20
+25
+50
+2
+5
+85
+70
30%
250
10
10
55
69
35
1
100
30
Vdd-0.7
Vdd-1.5
2.0
500
115
1.7
1.7
1.7
0.85
Unit
V
V
V
MHz
ppm
ppm
ppm
ppm
ppm
ppm
°C
°C
Vdd
Vdd
ms
ms
%
mA
mA
A
A
mA
V
V
V
ps
ns
ps
ps
ps
ps
25°C
25°C
Industrial
Extended Commercial
Pin 1, OE or ST
Pin 1, OE or ST
Pin 1, OE logic high or logic low, or ST logic high
Pin 1, ST logic low
Measured from the time Vdd reaches its rated minimum value.
In Standby mode, measured from the time ST pin crosses
50% threshold.
Contact SiTime for tighter duty cycle
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
OE = Low
ST = Low, for all Vdds
Maximum average current drawn from OUT+ or OUT-
See Figure 1(a)
See Figure 1(a)
See Figure 1(b)
20% to 80%, see Figure 1(a)
f = 212.5 MHz - For other frequencies, T_oe = 100ns + 3 period
f = 100 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, VDD = 3.3V or 2.5V
f = 212.5 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, Integration bandwidth = 12 kHz to 20 MHz, all
Vdds
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
See Figure 2
Termination schemes in Figures 1 and 2 - XX ordering code
See last page for list of standard frequencies
Inclusive of initial tolerance, operating temperature, rated power
supply voltage, and load variations
Condition
LVPECL and LVDS, Common Electrical Characteristics
LVPECL, DC and AC Characteristics
RMS Phase Jitter (random)
T_phj
LVDS, DC and AC Characteristics
Current Consumption
OE Disable Supply Current
Differential Output Voltage
Idd
I_OE
VOD
250
47
350
55
35
450
mA
mA
mV
SiTime Corporation
Rev. 1.06
990 Almanor Avenue, Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised October 3, 2014
找到了TMS320F28335仿真器配置方法
(1)安装DSP.com/forum.php?mod=forumdisplay&fid=58" target="_blank" class="relatedlink">CCS3.3软件 (2)安装升级补丁包CCS_v3.3_SR11_81.6.2.exe (3)安装浮点支持库se ......
Jacktang 微控制器 MCU
请推荐一款最实用的2410开发板!
硬件资源: (1) OURS-2410-F型嵌入式开发板一块:包括2410RP核心板,2410F底板和 4.3寸液晶屏; (2) DC 5V 3A直流电源一个(支持AC 100~240V输入) (3) 直通串口线延长线一条(一 ......
freebigfish 嵌入式系统
玩转Zynq连载4——AXI总线协议介绍2
448092 2 信号描述 2.1 全局信号 表2-1 全局信号 信号 来源 描述 ACLK 时钟源 ......
ove学习使我快乐 FPGA/CPLD
高频PCB注意啦
谢谢支持。。。 欢迎您来到电子工程世界论坛。。。 欢迎您再来电子工程世界论坛。。。...
破茧佼龙 单片机
死亡每天都会发生,我们怎么办?
7月3日晚,位于福州马尾的福建长隆纺织厂女工刘运芳晕倒在车间内,抢救无效第二天死亡。医生说,刘是因中暑死的。昨日,刘运芳的工友向记者反映说,该纺织厂车间常年温度很高,近期高温天气,更 ......
gaoyanmei 聊聊、笑笑、闹闹
MPLAB编译没错,连接出现c盘下的头文件错误是怎么回事啊
有哪位朋友用过MPLAB编译器,我写的PIC的程序,编译的时候是正确,但连接的时候出现的错误全是指向C盘下面的pic头文件啊 生成不了hex文件 希望哪位朋友能解释一下 非常感谢了 就像这 ......
爱好汽车电子 Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2725  850  1412  939  643  14  2  48  38  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved