电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335D-B03120-GM

产品描述4-OUTPUT, ANY FREQUENCY(<200MHZ)
产品类别半导体    模拟混合信号IC   
文件大小2MB,共47页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5335D-B03120-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335D-B03120-GM - - 点击查看 点击购买

SI5335D-B03120-GM概述

4-OUTPUT, ANY FREQUENCY(<200MHZ)

SI5335D-B03120-GM规格参数

参数名称属性值
安装类型表面贴装
封装/外壳24-VFQFN 裸露焊盘
供应商器件封装24-QFN(4x4)

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
求助基于单片机的USB体温计资料
小弟欲求助基于单片机的USB体温计资料 谢谢啦...
huhanting 单片机
【CN0021】I/Q调制器与双通道、1 GSPS高速DAC AD9779A实现接口
电路功能与优势 本文所述电路可以在I/Q调制器ADL5375与高速DAC AD9779A之间提供一种简单有效的接口。由于ADL5375与AD9779A具有相同的偏置电平和相似的高信噪比(SNR),因而二者可实现良好匹配 ......
EEWORLD社区 ADI 工业技术
计算机多点温度实用检测系统的设计
设计一种以89C52为核心的实用新型计算机温度采集系统.它采用 J 类热电偶作为测温元件,利用集成电流的温度传感器AD590,实现热电偶冷端温度的有效补偿,从而提高系统的精度、稳定性和抗干扰性能.该 ......
zzzzer16 测试/测量
飞行器,大胆预测
本帖最后由 paulhyde 于 2014-9-15 03:37 编辑 今年的国赛,有飞行器,亲,你和你的小伙伴是不是惊呆了,既有飞行器,又有角度传感器,量角器,这是什么节奏?我觉得这位网友预测的好啊~~哈 ......
季夏木槿 电子竞赛
【ESP32学习】两种SDIO方式文件读取速度比较
SDIO支持4线和1线两种方式,两种方式在速度上有多大区别?我们在ESP32_psRAM_Lobo版上进行了测试。 测试程序如下: 1线方式: import os import time os.sdconfig(os.SDMODE_1LINE) ......
dcexpert MicroPython开源版块
有没有能够通过下面一段话画出逻辑框图啊
假设中值滤波使用的邻域为3*3,那么就需要知道9个数据。 同一行相邻的数据可以通过设置多个寄存器获取。 同一列的相邻数据的获取可以使用一个行缓存LineBuffer获取,行缓存的头部是ROM中流出 ......
魔人布欧01 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 908  1169  644  1707  183  12  17  41  7  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved