电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

1032EA

产品描述EE PLD, 10 ns, PQFP100
产品类别半导体    可编程逻辑器件   
文件大小152KB,共16页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 详细参数 选型对比 全文预览

1032EA概述

EE PLD, 10 ns, PQFP100

1032EA规格参数

参数名称属性值
功能数量1
端子数量100
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压5.25 V
最小供电/工作电压4.75 V
额定供电电压5 V
输入输出总线数量64
加工封装描述TQFP-100
状态ACTIVE
工艺CMOS
包装形状SQUARE
包装尺寸FLATPACK, LOW PROFILE, FINE PITCH
表面贴装Yes
端子形式GULL WING
端子间距0.5000 mm
端子涂层TIN LEAD
端子位置QUAD
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
组织2 DEDICATED INPUTS, 64 I/O
最大FCLK时钟频率77 MHz
输出功能MACROCELL
可编程逻辑类型EE PLD
传播延迟TPD10 ns
专用输入数量2

文档预览

下载PDF文档
ispLSI 1032EA
®
In-System Programmable High Density PLD
Features
• HIGH DENSITY PROGRAMMABLE LOGIC
— 6000 PLD Gates
— 64 I/O Pins, Four Dedicated Inputs
— 192 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
— Functionally Compatible with ispLSI 1032E
• NEW FEATURES
— 100% IEEE 1149.1 Boundary Scan Testable
— ispJTAG™ In-System Programmable via IEEE 1149.1
(JTAG) Test Access Port
— User Selectable 3.3V or 5V I/O Supports Mixed-
Voltage Systems (V
CCIO
Pin)
— Open-Drain Output Option
• HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 200 MHz Maximum Operating Frequency
t
pd
= 4.5 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
• IN-SYSTEM PROGRAMMABLE
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
• OFFERS THE EASE OF USE AND FAST SYSTEM
SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY
OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine Glue
Logic and Structured Designs
— Enhanced Pin Locking Capability
— Four Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control to
Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
• ispDesignEXPERT™ – LOGIC COMPILER AND COM-
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore
Tools, Timing Simulator and ispANALYZER™
— PC and UNIX Platforms
Functional Block Diagram
Output Routing Pool
D7 D6 D5 D4 D3 D2 D1 D0
A0
D Q
C7
Output Routing Pool
A2
A3
A4
A5
A6
A7
D Q
Logic
Array
C5
D Q
GLB
C4
C3
D Q
C2
C1
Global Routing Pool (GRP)
B0 B1 B2 B3 B4 B5 B6 B7
Output Routing Pool
C0
CLK
0139A/1032EA
Description
The ispLSI 1032EA is a High Density Programmable
Logic Device containing 192 Registers, 64 Universal I/O
pins, four Dedicated Input pins, four Dedicated Clock
Input pins and a Global Routing Pool (GRP). The GRP
provides complete interconnectivity between all of these
elements. The ispLSI 1032EA features 5V in-system
programmability (ISP™) and in-system diagnostic capa-
bilities via IEEE 1149.1 Test Access Port. The ispLSI
1032EA device offers non-volatile reprogrammability of
the logic, as well as the interconnects to provide truly
reconfigurable systems. A functional superset of the
ispLSI 1032 architecture, the ispLSI 1032EA device adds
user selectable 3.3V or 5V I/O and open-drain output
options.
The basic unit of logic on the ispLSI 1032EA device is the
Generic Logic Block (GLB). The GLBs are labeled A0,
A1…D7 (Figure 1). There are a total of 32 GLBs in the
ispLSI 1032EA device. Each GLB has 18 inputs, a
programmable AND/OR/Exclusive OR array, and four
outputs which can be configured to be either combinato-
rial or registered. Inputs to the GLB come from the GRP
and dedicated inputs. All of the GLB outputs are brought
back into the GRP so that they can be connected to the
inputs of any other GLB on the device.
Copyright © 2000 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
June 2000
1032ea_03
1
Output Routing Pool
A1
C6

1032EA相似产品对比

1032EA ispLSI1032EA-100LT100 ispLSI1032EA-125LT100 ispLSI1032EA-170LT100 ispLSI1032EA-200LT100
描述 EE PLD, 10 ns, PQFP100 EE PLD, 10 ns, PQFP100 EE PLD, 7.5 ns, PQFP100 EE PLD, 10 ns, PQFP100 EE PLD, 4.5 ns, PQFP100
端子数量 100 100 100 100 100
表面贴装 Yes YES YES YES YES
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING
端子位置 QUAD QUAD QUAD QUAD QUAD
温度等级 COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL COMMERCIAL
组织 2 DEDICATED INPUTS, 64 I/O 2 DEDICATED INPUTS, 64 I/O 2 DEDICATED INPUTS, 64 I/O 2 DEDICATED INPUTS, 64 I/O 2 DEDICATED INPUTS, 64 I/O
可编程逻辑类型 EE PLD EE PLD EE PLD EE PLD EE PLD
是否无铅 - 含铅 含铅 - 含铅
是否Rohs认证 - 不符合 不符合 不符合 不符合
零件包装代码 - QFP QFP QFP QFP
包装说明 - TQFP-100 TQFP-100 TQFP-100 TQFP-100
针数 - 100 100 100 100
Reach Compliance Code - _compli _compli _compli _compli
ECCN代码 - EAR99 EAR99 EAR99 EAR99
其他特性 - YES YES USE 1032EA-200 FOR NEW DESIGNS YES
最大时钟频率 - 77 MHz 100 MHz 125 MHz 143 MHz
系统内可编程 - YES YES YES YES
JESD-30 代码 - S-PQFP-G100 S-PQFP-G100 S-PQFP-G100 S-PQFP-G100
JESD-609代码 - e0 e0 e0 e0
JTAG BST - YES YES YES YES
长度 - 14 mm 14 mm 14 mm 14 mm
湿度敏感等级 - 3 3 3 3
专用输入次数 - 2 2 2 2
I/O 线路数量 - 64 64 64 64
宏单元数 - 128 128 128 128
最高工作温度 - 70 °C 70 °C 70 °C 70 °C
输出函数 - MACROCELL MACROCELL MACROCELL MACROCELL
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - LFQFP LFQFP LFQFP LFQFP
封装等效代码 - QFP100,.63SQ,20 QFP100,.63SQ,20 QFP100,.63SQ,20 QFP100,.63SQ,20
封装形状 - SQUARE SQUARE SQUARE SQUARE
封装形式 - FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH FLATPACK, LOW PROFILE, FINE PITCH
峰值回流温度(摄氏度) - 240 240 - 240
电源 - 3.3/5,5 V 3.3/5,5 V 3.3/5,5 V 3.3/5,5 V
传播延迟 - 10 ns 7.5 ns 5 ns 4.5 ns
认证状态 - Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 - 1.6 mm 1.6 mm 1.6 mm 1.6 mm
最大供电电压 - 5.25 V 5.25 V 5.25 V 5.25 V
最小供电电压 - 4.75 V 4.75 V 4.75 V 4.75 V
标称供电电压 - 5 V 5 V 5 V 5 V
技术 - CMOS CMOS CMOS CMOS
端子面层 - Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子节距 - 0.5 mm 0.5 mm 0.5 mm 0.5 mm
处于峰值回流温度下的最长时间 - 30 30 - 30
宽度 - 14 mm 14 mm 14 mm 14 mm
Base Number Matches - 1 - 1 1
红外ToF技术将大幅提升接近感应传感器的性能及可靠性
接近传感器及现有方案接近感应传感器在我们的生活中发挥着重要的作用,在智能家居家电中广泛存在,如自动感应出水的水龙头,自动感应送风的空调,自动检测并避开障碍物的扫地机及自动打开与关闭 ......
Aguilera 微控制器 MCU
舌尖上的程序员
码完代码,他起身关上电脑,用滚烫的开水为自己泡制一碗腾着热气的老坛酸菜面。 中国的程序员更偏爱拉上窗帘,在黑暗中享受这独特的美食。 这是现代工业给一天辛苦劳作的人最好的馈赠。 南 ......
Aguilera 聊聊、笑笑、闹闹
【基于ESP32-S2-Kaluga-1的物联网室内环境监测仪】开发环境体验-ESP-IDF
本帖最后由 dql2016 于 2022-9-21 16:41 编辑 esp-idf是乐鑫官方提供的SDK开发包,功能十分强大 https://www.espressif.com.cn/zh-hans/products/sdks/esp-idf 在windows10电脑上通过v ......
dql2016 DigiKey得捷技术专区
高分求助!进来看看,都有加分
我想问下搞射频电子,嵌入式,通信方面分别依次要学些什么啊,最好把要看的书籍的名字写上,还有看这些书的先后顺序。我是一个电子专业的学生,想搞这些方面,虽然问题是多了点,但是那位回答 ......
ayuto 嵌入式系统
【AN-1111应用笔记】使用ADuCM360/ADuCM361时的降低功耗选项
简介 ADuCM360是一款32位ARM. Cortex.-M3微控制器,集成两个24位-型模数转换器(ADC),各ADC前端均有一个完全可编程的仪表放大器。 115357...
EEWORLD社区 ADI 工业技术
一个PCI驱动多个相同的设备
请问我有多个PCI相同的设备插在了同一台主机上,可是只有一个设备功能正常。 请教我怎样修改驱动程序让它驱动多个相同设备呢?希望各位大虾提供些思路 ,小弟是pci的初学者...
zhangdawei2000 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 696  2652  858  1681  1157  15  54  18  34  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved