电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

1032E-70LJI

产品描述EE PLD, 12.5 ns, PQFP100
产品类别半导体    可编程逻辑器件   
文件大小153KB,共16页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 详细参数 全文预览

1032E-70LJI概述

EE PLD, 12.5 ns, PQFP100

1032E-70LJI规格参数

参数名称属性值
功能数量1
端子数量100
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压5.25 V
最小供电/工作电压4.75 V
额定供电电压5 V
输入输出总线数量64
加工封装描述TQFP-100
状态ACTIVE
工艺CMOS
包装形状SQUARE
包装尺寸FLATPACK, LOW PROFILE, FINE PITCH
表面贴装Yes
端子形式GULL WING
端子间距0.5000 mm
端子涂层TIN LEAD
端子位置QUAD
包装材料PLASTIC/EPOXY
温度等级COMMERCIAL
组织2 DEDICATED INPUTS, 64 I/O
最大FCLK时钟频率71 MHz
输出功能MACROCELL
可编程逻辑类型EE PLD
传播延迟TPD12.5 ns
专用输入数量2

文档预览

下载PDF文档
ispLSI and pLSI 1032E
®
®
High-Density Programmable Logic
Features
• HIGH DENSITY PROGRAMMABLE LOGIC
— 6000 PLD Gates
— 64 I/O Pins, Eight Dedicated Inputs
— 192 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State
Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
• HIGH PERFORMANCE E
2
CMOS
®
TECHNOLOGY
f
max
= 125 MHz Maximum Operating Frequency
t
pd
= 7.5 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100% Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
• ispLSI OFFERS THE FOLLOWING ADDED FEATURES
— In-System Programmable (ISP™) 5-Volt Only
— Increased Manufacturing Yields, Reduced Time-to-
Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
• OFFERS THE EASE OF USE AND FAST SYSTEM
SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY
OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine Glue
Logic and Structured Designs
— Enhanced Pin Locking Capability
— Four Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control to
Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global
Interconnectivity
• ispEXPERT™ – LOGIC COMPILER AND COMPLETE
ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS
THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore
Tools, Timing Simulator and ispANALYZER™
— PC and UNIX Platforms
Functional Block Diagram
Output Routing Pool
D7 D6 D5 D4 D3 D2 D1 D0
A0
D Q
C7
Output Routing Pool
A2
A3
A4
A5
A6
A7
D Q
Logic
Array
C5
D Q
GLB
C4
C3
D Q
C2
C1
Global Routing Pool (GRP)
B0 B1 B2 B3 B4 B5 B6 B7
Output Routing Pool
C0
CLK
Description
The ispLSI and pLSI 1032E are High Density Program-
mable Logic Devices containing 192 Registers, 64
Universal I/O pins, eight Dedicated Input pins, four Dedi-
cated Clock Input pins and a Global Routing Pool (GRP).
The GRP provides complete interconnectivity between
all of these elements. The ispLSI 1032E features 5-Volt
in-system programmability and in-system diagnostic ca-
pabilities. The ispLSI 1032E device offers non-volatile
reprogrammability of the logic, as well as the intercon-
nects to provide truly reconfigurable systems. It is
architecturally and parametrically compatible to the pLSI
1032E device, but multiplexes four input pins to control
in-system programming. A functional superset of the
ispLSI and pLSI 1032 architecture, the ispLSI and pLSI
1032E devices add two new global output enable pins.
The basic unit of logic on the ispLSI and pLSI 1032E
devices is the Generic Logic Block (GLB). The GLBs are
labeled A0, A1…D7 (see Figure 1). There are a total of 32
GLBs in the ispLSI and pLSI 1032E devices. Each GLB
has 18 inputs, a programmable AND/OR/Exclusive OR
array, and four outputs which can be configured to be
either combinatorial or registered. Inputs to the GLB
come from the GRP and dedicated inputs. All of the GLB
outputs are brought back into the GRP so that they can
be connected to the inputs of any GLB on the device.
Copyright © 1998 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 681-0118; 1-800-LATTICE; FAX (503) 681-3037; http://www.latticesemi.com
October 1998
1032E_06
1
Output Routing Pool
0139A(A1)-isp
A1
C6
platform builder 编译内核出错:there were errors
报错:已复制两个文件。there were errors with building。 以前编译X86 bsp平台下的内核没有错误,可以下载到模拟器运行。然后安装了EVC和一些SDK写了些应用程序练练手,现在要上真实设备MIPS ......
eleclike 嵌入式系统
S3C2410 && WinCE6.0的中断处理分析
S3C2410的内核是ARM920T,所以,这里先介绍一下ARM920T的异常。ARM920T中有一个当前程序状态寄存器(CPSR),其中BIT6和BIT7分别控制FIQ和IRQ的使能与否。大家经常说的开中断和关中断,就是指的设 ......
fish001 DSP 与 ARM 处理器
电源模块阻抗是什么?
http://www.hiecube.com/uploadfile/b/a8ZNaMWIQPGqGShQDyhE.jpg 电源模块阻抗是指内部电阻、电容和电感组成的电路对交流电起到阻碍作用,电容在电路中对交流电阻碍叫容抗,电感叫感抗,两者对 ......
tgd343310381 模拟电子
没想到马斯克的SpaceX载人飞船编程用的是C++和Python
5月31日,经历了重重困难,马斯克的SpaceX载人飞船成功发射,这是美国自2011年以来首次发射载人航天飞船,也是美国进入由商业主导太空探索的历史性时刻,更是全人类在载人航空领域迈出的重要一 ......
eric_wang 聊聊、笑笑、闹闹
在EVC中如何使用stract?30分相送
在EVC中如何使用这一句: strcat(tmp, "windows"); 1、tmp应该如何定义? 2、需要加什么头文件吗? 3、strcat(tmp, "windows");应该怎么修改可以实现同样的功能?希望您能帮我修改一下, ......
carrie1026 嵌入式系统
ESP32-S2-Saola-1 运行 circuitpython(2)
先看看内存部分,使用 gc.mem_free() 查看,发现只有64K。ESP32-S2带有320KB 的sram,虽然比ESP32少,加上circuitpython系统占用了一部分,也不会只有64K,这显然是移植不完善的问题。 c ......
dcexpert MicroPython开源版块

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1447  1878  1193  698  1786  30  38  25  15  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved