电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V2111L15PFGI

产品描述IC FIFO SYNC 3.3V 15NS 64-TQFP
产品类别半导体    逻辑   
文件大小206KB,共27页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准
下载文档 详细参数 选型对比 全文预览

72V2111L15PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
72V2111L15PFGI - - 点击查看 点击购买

72V2111L15PFGI概述

IC FIFO SYNC 3.3V 15NS 64-TQFP

72V2111L15PFGI规格参数

参数名称属性值
存储容量4.5M(512K x 9)
功能同步
数据速率66.7MHz
访问时间10ns
电压 - 电源3.15V ~ 3.45V
电流 - 电源(最大值)55mA
总线方向单向
扩充类型深度,宽度
可编程标志支持
中继能力
FWFT 支持
工作温度-40°C ~ 85°C
安装类型表面贴装
封装/外壳64-LQFP
供应商器件封装64-TQFP(14x14)

文档预览

下载PDF文档
3.3 VOLT HIGH DENSITY CMOS SUPERSYNC FIFO™
262,144 x 9
IDT72V2101
524,288 x 9
IDT72V2111
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
FEATURES:
Choose among the following memory organizations:
IDT72V2101
262,144 x 9
IDT72V2111
524,288 x 9
Pin-compatible with the IDT72V261/72V271 and the IDT72V281/
72V291 SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
5V input tolerant
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word Fall
Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
WEN
D
0
-D
8
Available in the 64-pin Thin Quad Flat Pack (TQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
DESCRIPTION:
The IDT72V2101/72V2111 are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls. These
FIFOs offer numerous improvements over previous SuperSync FIFOs,
including the following:
• The limitation of the frequency of one clock input with respect to the other has
been removed. The Frequency Select pin (FS) has been removed, thus
it is no longer necessary to select which of the two clock inputs, RCLK or
WCLK, is running at the higher frequency.
• The period required by the retransmit operation is now fixed and short.
• The first word data latency period, from the time the first word is written to an
empty FIFO to the time it can be read, is now fixed and short. (The variable
clock cycle counting delay associated with the latency period found on
previous SuperSync devices has been eliminated on this SuperSync family.)
SuperSync FIFOs are particularly appropriate for network, video, telecommu-
nications, data communications and other applications that need to buffer large
amounts of data.
FUNCTIONAL BLOCK DIAGRAM
WCLK
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
262,144 x 9
524,288 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
OUTPUT REGISTER
MRS
PRS
READ
CONTROL
LOGIC
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4669 drw 01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
JANUARY 2018
DSC-4669/6
©
2018 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

72V2111L15PFGI相似产品对比

72V2111L15PFGI 72V2111L10PF8 72V2111L20PF8 72V2101L15PFI 72V2111L10PFG8 72V2101L10PFG8 72V2111L15PFGI8 72V2101L15PFI8
描述 IC FIFO SYNC 3.3V 15NS 64-TQFP fifo 3.3V config 256kx9/128kx1 fifo 3.3V config 256kx9/128kx1 fifo 256kx9 supersync fifo, 3.3V fifo 3.3V 4M super sync II fifo 256kx9 supersync fifo, 3.3V IC fifo SS 512x9 15ns 64qfp fifo 256kx9 supersync fifo, 3.3V
Manufacture - IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) IDT (Integrated Device Technology) - -
产品种类
Product Category
- FIFO FIFO FIFO FIFO FIFO - -
RoHS - N N N Yes Yes - -
电源电压-最大
Supply Voltage - Max
- 3.45 V 3.45 V 3.45 V 3.45 V 3.45 V - -
Supply Voltage - Mi - 3.15 V 3.15 V 3.15 V 3.15 V 3.15 V - -
封装 / 箱体
Package / Case
- TQFP-64 TQFP-64 TQFP-64 TQFP-64 TQFP-64 - -
系列
Packaging
- Reel Reel Tube Reel Reel - -
工厂包装数量
Factory Pack Quantity
- 750 750 45 750 750 - -
蓝精灵第三讲:STM32 GPIO的使用
本期主要讲述一下stm32GPIO的使用,做了一个GPIO的例子(流水灯)。需要的可以在附件中下载。该程序在飞嵌电子的蓝精灵stm32上测试运行通过。...
飞嵌电子 stm32/stm8
新买的电脑打不开,求支招
新买的电脑今天到货,买的时候硬盘有512+1T和只有512的,因为手里硬盘挺多准备自己装就没选带机械硬盘的 我以前就是修电脑的,原来用的电脑清灰经常被我拆个稀烂再装回去都没问题 然后这 ......
littleshrimp 综合技术交流
问下各位大侠,关于那个板载仿真器哈
TI开发板板载仿真器十分方便,我想问的是那个CPLD能否去掉,因为我还得CPLD编程,麻烦的很。请回答谢了:time:...
ddllxxrr 微控制器 MCU
PCB失效十大分析技术
对于PCB失效问题,我们需要用到一些常用的失效分析技术,来使得PCB在制造的时候质量和可靠性水平得到一定的保证,为此笔者为大家重点总结了十项用于PCB失效分析的技术,包括: 1.外观检查 ......
ohahaha PCB设计
回家上网,论坛速度慢的问题已经解决
看来是办公室网络的问题。 办公室上开心网也慢,这里快多了。...
richiefang 为我们提建议&公告
冰天雪地裸体跪求
请问一下哪位大哥有Programming the Microsoft Windows driver Model 的源代码啊? 先谢了!!...
max 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 410  2267  1263  502  1612  9  46  26  11  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved