电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532AA000293DGR

产品描述DUAL FREQUENCY XO, OE PIN 2
产品类别无源元件   
文件大小457KB,共12页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

532AA000293DGR在线购买

供应商 器件名称 价格 最低购买 库存  
532AA000293DGR - - 点击查看 点击购买

532AA000293DGR概述

DUAL FREQUENCY XO, OE PIN 2

532AA000293DGR规格参数

参数名称属性值
类型XO(标准)
频率 - 输出 1622.08MHz
频率 - 输出 2672.16266MHz
功能启用/禁用
输出LVPECL
电压 - 电源3.3V
频率稳定度±50ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)121mA
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度0.071"(1.80mm)
封装/外壳6-SMD,无引线
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
Si532
R
EVISION
D
D
U A L
F
REQUENCY
C
R Y S TA L
O
SCILLATOR
(X O )
(10 M H
Z TO
1 . 4 G H
Z
)
Features
Available with any-frequency output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
rd
®
3 generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-frequency output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS
OE
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
(CMOS)
Fixed
Frequency
XO
Any-frequency
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si532
LTspice .Subckt(1) PWM发生器
任务要求: 两个输出PWM_H,PWM_L,一个接地 开关频率100Khz 输出占空比约等于50% 可以设置死区 输出电压为5V 设计步骤 步骤1: 找我们要的器件,既然PWM是时间相关的电 ......
xutong 模拟电子
AC101网络接口电路图
AC101网络接口电路图10894108941089410894...
klanlan 工业自动化与控制
单片机和FPGA的区别是什么啊?
单片机和FPGA的区别是什么啊? 以前只知道Altera和Xilinx的,突然看到ADI好像也有FPGA啊 ...
雨中 ADI 工业技术
PPP协议
cfanlwn 你那还有PPP协议的资料没,发我一份啊!...
happyahead 嵌入式系统
TI 大学计划成功故事|TI 中国华南区总经理张海昆:在TI联合实验室的那些年~
回忆 2012年清华电子工程系建系60周年时,我回到母校,见到了阔别已久的老师,参观了崭新的清华电子楼,也勾起了我的回忆...... 263292 下面这张照片是我当年在TI实验室时候的景象,所有 ......
maylove TI技术论坛
这题目好难啊
做了中级的题目,做的惨不忍睹:Sad:...
flywith 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1061  1114  1397  1866  1483  1  25  27  36  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved