电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531AB311M040DG

产品描述SINGLE FREQUENCY XO, OE PIN 1
产品类别无源元件   
文件大小450KB,共12页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

531AB311M040DG在线购买

供应商 器件名称 价格 最低购买 库存  
531AB311M040DG - - 点击查看 点击购买

531AB311M040DG概述

SINGLE FREQUENCY XO, OE PIN 1

531AB311M040DG规格参数

参数名称属性值
类型XO(标准)
频率311.04MHz
功能启用/禁用
输出LVPECL
电压 - 电源3.3V
频率稳定度±20ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)121mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R YS TA L
O
SCILLATOR
(XO) (10 M H
Z
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
TO
1.4 GH
Z
)
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.5 6/18
Copyright © 2018 by Silicon Laboratories
Si530/531
用单片机设置八位抢答器,照书抄的,但是不知道哪错了,,求大神指点
用单片机设置八位抢答器,照书抄的,但是不知道哪错了,,求大神指点...
slovep 51单片机
结构体和联合体在SRAM 紧张的境况下应用例子
struct Uart3_bit { uchar Rx_Tx :1; //接收发送标志 (1=发;0=收) uchar RxTime:1; //接收数据延时标志 uchar Rx_End:1; //接收数据完成标志 uchar Tx_End:1; //发送数据 ......
fekua stm32/stm8
招聘:现场应用设计师(MCU) 外派韩国
岗位职责:负责韩国市场MCU(特别是遥控器应用领域)的售前服务、应用支持、反馈处理和市场信息收集。 岗位要求: 1、二年以上单片机开发的经验,熟悉单片机系统,有51单片机等系统的设计经验 ......
liuzhihe 求职招聘
一点关于Nios ii 应用资料的收集
有兴趣下来参考参考: ...
熊猫 FPGA/CPLD
简单数字钟设计
module tim(clk,sel,seg);//这是做一个数字钟input clk; output sel;output seg;reg sel;//位选reg seg;//段选reg sl; //秒低位reg sh;//秒高位reg ml;//分低位reg mh;//分高位reg hl;//时低位r ......
南盗 FPGA/CPLD
SensorTile最新MicroPython固件,修正LED问题
这是今天晚上刚修正了LED(GPIOG)问题的MicroPython固件,大家可以试试。 278498 ...
dcexpert MEMS传感器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2793  400  769  1296  1967  3  40  35  14  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved