电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT5000AI-3E-33VQ-10.000000Y

产品描述OSC XO 3.3V 10MHZ VC
产品类别无源元件   
文件大小774KB,共12页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT5000AI-3E-33VQ-10.000000Y概述

OSC XO 3.3V 10MHZ VC

SIT5000AI-3E-33VQ-10.000000Y规格参数

参数名称属性值
类型MEMS VCTCXO
安装类型表面贴装
封装/外壳4-SMD,无引线
大小/尺寸0.197" 长 x 0.126" 宽(5.00mm x 3.20mm)
高度 - 安装(最大值)0.032"(0.80mm)

文档预览

下载PDF文档
SiT5000
Standard Frequency MEMS (VC)TCXO
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
27 standard frequencies between 10 MHz and 40 MHz
100% pin-to-pin drop-in replacement to quartz-based (VC)TCXO
Frequency stability as low as ±5 ppm. Contact SiTime for tighter
stability options
Low phase jitter: 0.5 ps (12 kHz to 20 MHz)
LVCMOS compatible output with SoftEdge
option for EMI reduction
Voltage control, standby, output enable or no connect modes
Standard 4-pin packages: 2.5 x 2.0, 3.2 x 2.5, 5.0 x 3.2, 7.0 x 5.0 mm
Outstanding silicon reliability of 2 FIT, 10 times better than quartz
Pb-free, RoHs and REACH compliant
WiFi, 3G, LTE, SDI, Ethernet, SONET, DSL
Telecom, networking, smart meter, wireless, test instrumentation
Electrical Characteristics
Parameter
Output Frequency Range
Initial Tolerance
Stability Over Temperature
Symbol
f
F_init
F_stab
Min.
-1.5
-5
Typ.
Max.
+1.5
+5
Unit
MHz
ppm
ppm
At 25°C after two reflows
Over operating temperature range at rated nominal power
supply voltage and load. (see
ordering codes on page 6)
Contact SiTime for tighter stability options.
Supply Voltage
Output Load
First year Aging
10-year Aging
Operating Temperature Range
Supply Voltage
T_use
Vdd
F_vdd
F_load
F_aging
-2.5
-4.0
-20
-40
1.71
2.25
2.52
2.70
2.97
Pull Range
Upper Control Voltage
Control Voltage Range
Control Voltage Input Impedance
Frequency Change Polarity
Control Voltage -3dB Bandwidth
Current Consumption
OE Disable Current
PR
VC_U
VC_L
Z_vc
V_BW
Idd
I_OD
Standby Current
Duty Cycle
LVCMOS Rise/Fall Time
SoftEdge™ Rise/Fall Time
Output Voltage High
Output Voltage Low
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
VOH
VOL
VIH
VIL
Z_in
I_std
DC
Tr, Tf
45
Vdd-0.1
100
50
0.1
1.8
2.5
2.8
3.0
3.3
±12.5
Positive slope
31
29
1.5
8
33
31
31
30
70
10
55
2
0.1
+2.5
+4.0
+70
+85
1.89
2.75
3.08
3.3
3.63
ppb
ppm
ppm
ppm
°C
°C
V
V
V
V
V
ppm
V
V
k
kHz
mA
mA
mA
mA
µA
µA
%
ns
ns
Vdd
Vdd
Vdd
Vdd
k
No load condition, f = 20 MHz, Vdd = 2.5V, 2.8V or 3.3V.
No load condition, f = 20 MHz, Vdd = 1.8V.
Vdd = 2.5V, 2.8V or 3.3V, OE = GND, output is Weakly Pulled
Down
Vdd = 1.8 V. OE = GND, output is Weakly Pulled Down
Vdd = 2.5V, 2.8V or 3.3V, ST = GND, output is Weakly Pulled Down.
Condition
27 standard frequencies between 10 MHz and 40 MHz
Refer to the frequency list (page
6)
±10% Vdd (±5% for Vdd = 1.8V)
15 pF ±10% of load
25°C
25°C
Extended Commercial
Industrial
Contact SiTime for any other supply voltage options.
All Vdds. Voltage at which maximum deviation is guaranteed.
Vdd = 1.8V. ST = GND, output is Weakly Pulled Down.
All Vdds
LVCMOS option. Default rise/fall time, All Vdds, 10% - 90% Vdd.
SoftEdge™ option. Frequency and supply voltage dependent.
OH = -7 mA, IOL = 7 mA, (Vdd = 3.3V, 3.0V)
IOH = -4 mA, IOL = 4 mA, (Vdd = 2.8V, 2.5V)
IOH = -2 mA, IOL = 2 mA, (Vdd = 1.8V)
Pin 1, OE or ST
Pin 1, OE or ST
SoftEdge™ Rise/Fall Time Table
90%
70%
100
10%
30%
250
SiTime Corporation
Rev. 1.0
990 Almanor Avenue
Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised November 12, 2015
请教在PXA270中添加一个中断服务程序的方法!!!
我需要在BSP中加一个中断,中断引脚是GPIO36 BSP是WINCE42下的,也就是静态申请中断的那种 我的步骤: 1、在OALINTR.H中我加了#define SYSINTR_WIFI (SYSINTR_FIRMWARE+19) 2、cfwBvd ......
wyh121w 嵌入式系统
这个io中断能实现么?编译过了没错误
char char_gen={0X7D,0X60,0X3E,0X7A,0X63,0X5B,0x5F,0X70,0X7F,0X7B}; unsigned int i,j,a,b,c,d; #include"msp430x41x2.h" #define MCLK_C ((double)1000000) #define delay_s(x) __de ......
qwe2549325 微控制器 MCU
单片机上拉电阻、下拉电阻的详解和选取
一、定义 1、上拉就是将不确定的信号通过一个电阻嵌位在高电平!“电阻同时起限流作用”!下拉同理! 2、上拉是对器件注入电流,下拉是输出电流 3、弱强只是上拉电阻的阻值不同 ......
灞波儿奔 微控制器 MCU
学习linux的方向,调试办法
论坛里的大虾们你们好,小弟学习mini2440已经一个多月了,看着视屏已经会移植linux操作系统。因为我以前是一直都是做单片机开发的,所以现在有个问题不是很了解。我现在想从事的是linux底层软件 ......
zhhf129 Linux开发
你们 用哪个 ARM-linux交叉编译器编译Linux
内核用Linux-2.4.27及补丁 compiler: cross-3.0/3.2/3.4 出现的错误如下 3.0: .... hub.c: 317: internal compiler error . flow.c .... 3.2: ... arm-linux-ld : internal error ......
easyhrh Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1139  1927  2897  2679  1758  59  32  28  48  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved