电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5338N-B02218-GM

产品描述I2C CONTROL, 4-OUTPUT, ANY FREQU
产品类别半导体    模拟混合信号IC   
文件大小2MB,共46页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5338N-B02218-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5338N-B02218-GM - - 点击查看 点击购买

SI5338N-B02218-GM概述

I2C CONTROL, 4-OUTPUT, ANY FREQU

SI5338N-B02218-GM规格参数

参数名称属性值
安装类型表面贴装
封装/外壳24-VFQFN 裸露焊盘
供应商器件封装24-QFN(4x4)

文档预览

下载PDF文档
Si5338
I
2
C - P
R O GRA MM A B LE
A
NY
- F
R E Q U E N C Y
, A
NY
- O
UTPUT
Q
UAD
C
LOCK
G
ENERATOR
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis on four differential output
drivers
PCIe Gen 1/2/3/4 Common Clock and
Gen 3 SRNS compliant
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS typ
High precision synthesis allows true
zero ppm frequency accuracy on all
outputs
Flexible input reference:

External
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Independent frequency increment/
decrement feature enables
glitchless frequency adjustments in
1 ppm steps
Independent phase adjustment on
each of the output drivers with an
accuracy of <20 ps steps
Highly configurable spread
spectrum (SSC) on any output:
frequency from 5 to 350 MHz

Any spread from 0.5 to 5.0%

Any modulation rate from 33 to
63 kHz

Any
Ordering Information:
See page 42.
Pin Assignments
RSVD_GND
CLK0A
CLK0B
VDD
VDDO0
20
Independently configurable outputs
support any frequency or format:

LVPECL/LVDS:

HCSL:
0.16 to 710 MHz
0.16 to 250 MHz

CMOS: 0.16 to 200 MHz

SSTL/HSTL: 0.16 to 350 MHz
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
I
2
C/SMBus compatible interface
Easy to use programming software
Small size: 4 x 4 mm, 24-QFN
Low power: 45 mA core supply typ
Wide temperature range: –40 to
+85 °C
24
23
22
21
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
IN1
1
IN2
2
IN3
3
IN4
4
IN5
5
GND
GND
Pad
Applications
IN6
6
Ethernet switch/router
PCIe Gen1/2/3/4
Broadcast video/audio timing
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
7
8
9
10
11
12
INTR
Description
The Si5338 is a high-performance, low-jitter clock generator capable of
synthesizing any frequency on each of the device's four output drivers. This timing
IC is capable of replacing up to four different frequency crystal oscillators or
operating as a frequency translator. Using its patented MultiSynth™ technology,
the Si5338 allows generation of four independent clocks with 0 ppm precision.
Each output clock is independently configurable to support various signal formats
and supply voltages. The Si5338 provides low-jitter frequency synthesis in a
space-saving 4 x 4 mm QFN package. The device is programmable via an I
2
C/
SMBus-compatible serial interface and supports operation from a 1.8, 2.5, or
3.3 V core supply. I
2
C device programming is made easy with the ClockBuilder™
Desktop software available at
www.silabs.com/ClockBuilder.
Measuring PCIe
clock jitter is quick and easy with the Silicon Labs PCIe Clock Jitter Tool.
Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.6 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
VDD
CLK3B
CLK3A
SCL
SDA
crystal: 8 to 30 MHz

CMOS input: 5 to 200 MHz

SSTL/HSTL input: 5 to 350 MHz

Differential input: 5 to 710 MHz
External feedback mode allows
zero-delay mode
Loss of lock and loss of signal
alarms
Top View
Si5338
DSP2812的SPI如何读取光电编码器信息?
PMSM(永磁同步电机)位置信息采集,采用的是多摩川的绝对式光电编码器,两路差分数据信号,现在想用dsp2812的SPI功能去给光电编码器发送使能信号,并读取光电编码器信息,该如何进行配置呢?SP ......
lx2016201459 DSP 与 ARM 处理器
频率过高 对GND的Via有没有什么特殊低要求 阻抗什么的考虑?
498958 向上边这种signal旁路的相对频率过高的布置? 498959 via的具体参数定义取决于什么指标? 阻抗 散热 返激励 回流 等............................ ...
btty038 无线连接
Microchip推出28管脚闪存单片机
致力于开发现场可编程PICmicro&reg;系列单片机的Microchip Technology公司,近期推出新款PIC16F72闪存单片机。PIC16F72与PIC16CR72 ROM和PIC16C72A OTP单片机在代码和管脚设置上互相兼容,以 ......
rain 单片机
电源模块这几个电容能不能换
电源新手QAQ~LM2596降压到5V,几个贴片电解电容体积太大了~能不能换成较小的电容,最小能换成多少?顺便问下输入输出的电容的作用 ...
bule 电源技术
USB3.0:VL817Q7-C0的LAYOUT指南
本文着重讲解市面上常见的USB3.0集线器驱动芯片威盛VL817-Q7C0的layout布局处理以及注意事项。可分为三小节。本文着重讲解第一小节:PCB布局的重点说明。 一:LATOUT 布局重点说明: 1: ......
禾川芯 PCB设计
详解 ARM Linux启动过程分析
要做ARM linux的开发就必须搭建开发环境,那么需要什么样的开发环境才能比较方便我们的开发和调试呢?我这里搭好了开发环境,把这些环境是那些,及怎么去搭建一一为大家做了过程步骤。我搭的开 ......
jingcheng Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2248  2185  2060  541  1357  21  52  12  30  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved