电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

591AB287M500DGR

产品描述SINGLE FREQUENCY XO, OE PIN 1
产品类别无源元件   
文件大小416KB,共16页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

591AB287M500DGR在线购买

供应商 器件名称 价格 最低购买 库存  
591AB287M500DGR - - 点击查看 点击购买

591AB287M500DGR概述

SINGLE FREQUENCY XO, OE PIN 1

591AB287M500DGR规格参数

参数名称属性值
类型XO(标准)
频率287.5MHz
功能启用/禁用
输出LVPECL
电压 - 电源3.3V
频率稳定度±25ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)125mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
S i 5 9 0 / 5 91
1 ps M
AX
J
I T T E R
C
RYSTAL
O
SC ILLA TOR
(XO)
(10 M H
Z TO
810 MH
Z
)
Features
Available with any-frequency output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with superior
jitter performance: 1 ps max jitter
Better frequency stability than SAW-
based oscillators
Internal fundamental mode crystal
ensures high reliability
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry Standard 5x7 and
3.2x5 mm packages
Pb-free/RoHS-compliant
–40 to +85 ºC operating
temperature range
Si5602
Applications
Ordering Information:
See page 8.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
Test and measurement
Storage
FPGA/ASIC clock generation
Description
The Si590/591 XO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry
to provide a low jitter clock at high frequencies. The Si590/591 supports any
frequency from 10 to 810 MHz. Unlike a traditional XO, where a unique
crystal is required for each output frequency, the Si590/591 uses one fixed
crystal to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The
Si590/591 IC based XO is factory configurable for a wide variety of user
specifications including frequency, supply voltage, output format, and
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 7.
(Top View)
NC
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Si590 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
NC
2
5
NC
V
DD
CLK– CLK+
GND
3
4
CLK
17 k
*
Any-rate
10–810 MHz
DSPLL
®
Clock
Synthesis
Si590 (CMOS)
OE
Fixed
Frequency
XO
OE
1
6
V
DD
NC
2
5
CLK–
17 k
*
GND
3
4
CLK+
GND
*Note: Output Enable High/Low Options Available – See Ordering Information
Si591 (LVDS/LVPECL/CML)
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si590/591
CPU(计算机)负荷检测器
来自:https://www.hackster.io/lahariimmanni23 ... tor-7b8e8b 检测CPU的负荷,并通过不同颜色LED进行指示。 456699 使用的硬件和软件: Bolt IoT Bolt WiFi Module LED ......
dcexpert MicroPython开源版块
链接错误!帮忙看看
编译通过了,但是链接时显示下面错误 error: undifined external "main"referred in cstartup 还望高人提醒一下...
unicorn06 微控制器 MCU
【原创】请问如何实现片上256Bflash作为掉电数据保存
怎样实现F149片上的256字节flash作为掉电数据保存字节。读写方法和程序flash一样吗...
wangp6582 微控制器 MCU
C语言必背18个经典程序
C语言必背18个经典程序,你背下来了吗。{:1_113:} https://download.eeworld.com.cn/detail/Timson/551758 ...
快羊加鞭 下载中心专版
S3C6410开发板的WinCE6.0中Romimage.exe的BUG
WinCE6.0的Romimage.exe依然存在BUG,跟WinCE5.0一样。当新建的工程和PB的安装目录不在同一分区时就不能正确生成nb0文件。本以为WinCE6.0已经解决这个问题,不想饱汉不知饿汉饥,他们似乎没有发 ......
wangfei023 嵌入式系统
一步步教你在CCS下使用TI Stellaris DSP 库
首先,创建一个新的工程,如图所示 本帖最后由 hansonhe 于 2012-2-17 00:54 编辑 ]...
hansonhe 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1314  978  1455  2678  599  27  39  28  30  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved