电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

512BBA000270AAGR

产品描述DUAL FREQUENCY XO, OE PIN 2
产品类别无源元件   
文件大小597KB,共23页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

512BBA000270AAGR在线购买

供应商 器件名称 价格 最低购买 库存  
512BBA000270AAGR - - 点击查看 点击购买

512BBA000270AAGR概述

DUAL FREQUENCY XO, OE PIN 2

512BBA000270AAGR规格参数

参数名称属性值
类型XO(标准)
频率 - 输出 1148.351648MHz, 148.5MHz
功能启用/禁用
输出LVDS
电压 - 电源3.3V
频率稳定度±25ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)23mA
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度0.071"(1.80mm)
封装/外壳6-SMD,无引线
电流 - 电源(禁用)(最大值)18mA

文档预览

下载PDF文档
S i 5 1 2 / 5 13
D
U A L
F
REQUENCY
C
R Y S TA L
O
SCILLATOR
(X O )
100 k H
Z T O
250 MH
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Two selectable output frequencies
Low-jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5x7, 3.2x5, and
2.5x3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 13.
Broadcast video
Switches/routers
Telecom
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si512/513 dual frequency XO utilizes Silicon Laboratories' advanced
PLL technology to provide any frequency from 100 kHz to 250 MHz. Unlike a
traditional XO where a different crystal is required for each output frequency,
the Si512/513 uses one fixed crystal and Silicon Labs’ proprietary any-
frequency synthesizer to generate any frequency across this range. This IC-
based approach allows the crystal resonator to provide enhanced reliability,
improved mechanical robustness, and excellent stability. In addition, this
solution provides superior supply noise rejection, simplifying low jitter clock
generation in noisy environments. The Si512/513 is factory-configurable for a
wide variety of user specifications, including frequency, supply voltage,
output format, output enable polarity, and stability. Specific configurations are
factory-programmed at time of shipment, eliminating long lead times and
non-recurring engineering charges associated with custom frequency
oscillators.
FS
OE
GND
1
2
3
6
5
4
V
DD
NC
CLK
Si512 CMOS Dual XO
OE
FS
GND
1
2
3
6
5
4
V
DD
NC
CLK
Si513 CMOS Dual XO
FS
OE
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
GND
Si512 LVDS/LVPECL/HCSL/CMOS
Dual XO
OE
FS
GND
1
2
3
6
5
4
V
DD
OE
Fixed
Frequency
Oscillator
Power Supply Filtering
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
CLK–
CLK+
Si513 LVDS/LVPECL/HCSL/CMOS
Dual XO
FS
GND
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si512/13
收到了这个NEW:BIT,但是这个加速度传感器貌似坏的
收到了这个NEW:BIT,其它功能还好——但是这个加速度传感器貌似坏的... 怎么都不灵啊 296288 296289 296290 ...
stephen86755 MicroPython开源版块
H-JTAG SERVER无法连接?
目前我司开发了一套ARM测试板,用的是菲利浦LPC2138型号的cpu,H-JTAG的引脚与cpu的连接正确,前几天用H-JTAG SERVER检测cpu的时候可以检测,也可以在线编程,但是昨天不知道怎么回事用H-JTAG SERV ......
wangs168 嵌入式系统
WCDMA BTS的低成本直接上变频方案具有低噪声、最佳ACPR特性
作者:德州仪器,Heinz-Peter Beckemeyer 直接上变频是实现发射机架构的最经济高效的解决方案,也是基站设计中最重要的规范。I/Q 调制器的载噪比是 WCDMA 技术中最关键的参数。TRF3702 I/Q 调制 ......
JasonYoo 无线连接
FPGA晶振问题
请问有谁研究过晶振的输出波形吗?我给晶振直接上电,然后用示波器看输出的幅值,结果输出是正负的正弦波,峰峰值为3.3V,但是却是从 -1.6V~1.6V左右,请问这样能驱动FPGA吗?是怎么回事呢?...
linuxp FPGA/CPLD
VC6.0请教
我的VC界面上怎么怎么乱啊,workspace,还有右边的.cpp都是浮在上面的。双击就最大化了。怎么把它还原到以前那样的,嵌下去的。...
longxtianya 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1523  2713  1641  1361  1241  56  46  50  27  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved