电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531AC351M625DG

产品描述SINGLE FREQUENCY XO, OE PIN 1
产品类别无源元件    振荡器   
文件大小450KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

531AC351M625DG在线购买

供应商 器件名称 价格 最低购买 库存  
531AC351M625DG - - 点击查看 点击购买

531AC351M625DG概述

SINGLE FREQUENCY XO, OE PIN 1

531AC351M625DG规格参数

参数名称属性值
是否Rohs认证符合
Reach Compliance Codecompliant
JESD-609代码e4
振荡器类型LVPECL
端子面层Gold (Au) - with Nickel (Ni) barrier
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R YS TA L
O
SCILLATOR
(XO) (10 M H
Z
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
TO
1.4 GH
Z
)
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.5 6/18
Copyright © 2018 by Silicon Laboratories
Si530/531
关于酒精的问题
聊天谈到酒的问题,食用酒精和工业酒精到底有什么不同,百度了一下说食用酒精是粮食发酵而来,工业酒精是石油提炼出来的,但是他们不是同一种物质吗?化学分子式是一样的,如果将工业酒精经过进 ......
S3S4S5S6 聊聊、笑笑、闹闹
转载 振荡电路计算
转载 振荡电路计算 271298 ...
yjtyjt 下载中心专版
一个简单的单片机串口通信例程,为何结果不正确?
单片机与PC串口连接,com1,9600,8位,奇偶检验无,停止位1 用到别人的例程如下,希望的结果是,用串口助手发送数字(如01),单片机接收到加1后送给PC并在串口助手接受区显示结果(应为02); ......
lgy1977 51单片机
定时器侧频率 有问题,求大神指点!
我想用定时器的捕获模块测示波器方波信号的频率,原理就是定时器上升沿捕获,两次捕获得到TAR计数的差值,还有一个溢出计数器!有了TAR计数器的两次捕获差值 。经过计算就可以得到被测信号的周 ......
emdgbx 微控制器 MCU
关于ISE的timing summary
Timing Summary: --------------- Speed Grade: -2 Minimum period: 7.205ns (Maximum Frequency: 138.793MHz) Minimum input arrival time before clock: 6.429ns Maximum outpu ......
超自然 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1646  90  1922  401  257  51  50  24  42  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved