电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT8209AI-33-18S-155.520000X

产品描述-40 TO 85C, 5032, 50PPM, 1.8V, 1
产品类别无源元件   
文件大小647KB,共15页
制造商SiTime
标准
下载文档 全文预览

SIT8209AI-33-18S-155.520000X概述

-40 TO 85C, 5032, 50PPM, 1.8V, 1

文档预览

下载PDF文档
SiT8209
Ultra-Performance Oscillator
Features
Any frequency between 80.000001 and 220 MHz accurate to
6 decimal places
100% pin-to-pin drop-in replacement to quartz-based oscillators
Ultra-low phase jitter: 0.5 ps (12 kHz to 20 MHz)
Frequency stability as low as ±10 PPM
Industrial or extended commercial temperature range
LVCMOS/LVTTL compatible output
Standard 4-pin packages: 2.5 x 2.0, 3.2 x 2.5, 5.0 x 3.2,
7.0 x 5.0 mm x mm
Outstanding silicon reliability of 2 FIT or 500 million hour MTBF
Pb-free, RoHS and REACH compliant
Ultra-short lead time
Applications
SATA, SAS, Ethernet, 10-Gigabit Ethernet, SONET, PCI
Express, video, Wireless
Computing, storage, networking, telecom, industrial control
Table 1. Electrical Characteristics
Parameter
Output Frequency Range
Frequency Stability
Symbol
f
F_stab
[1]
Min.
80.000001
-10
-20
-25
-50
Typ.
1.8
2.5
2.8
3.3
34
30
1.2
100
7
1.5
2
0.5
Max.
220
+10
+20
+25
+50
+70
+85
1.89
2.75
3.08
3.63
36
33
31
30
70
10
55
60
2
10%
30%
250
10
115
10
2
3
1
+1.5
+5
Unit
MHz
PPM
PPM
PPM
PPM
°C
°C
V
V
V
V
mA
mA
mA
mA
µA
µA
%
%
ns
Vdd
Vdd
Vdd
Vdd
kΩ
MΩ
ms
ns
ms
ps
ps
ps
PPM
PPM
Pin 1, OE or
ST
Pin 1, OE or
ST
Extended Commercial
Industrial
Condition
Inclusive of Initial tolerance at 25 °C, and variations over
operating temperature, rated power supply voltage and load
Operating Temperature Range
Supply Voltage
T_use
Vdd
-20
-40
1.71
2.25
2.52
2.97
Supply voltages between 2.5V and 3.3V can be supported.
Contact
SiTime
for guaranteed performance specs for supply
voltages not specified in this table.
Current Consumption
OE Disable Current
Idd
I_OD
No load condition, f = 100 MHz, Vdd = 2.5V, 2.8V or 3.3V
No load condition, f = 100 MHz, Vdd = 1.8V
Vdd = 2.5V, 2.8V or 3.3V, OE = GND, output is Weakly Pulled
Down
Vdd = 1.8 V. OE = GND, output is Weakly Pulled Down
Vdd = 2.5V, 2.8V or 3.3V,
ST
= GND, output is Weakly
Pulled Down
Vdd = 1.8 V.
ST
= GND, output is Weakly Pulled Down
f <= 165 MHz, all Vdds.
f > 165 MHz, all Vdds.
15 pF load, 10% - 90% Vdd
IOH = -6 mA, IOL = 6 mA, (Vdd = 3.3V, 2.8V, 2.5V)
IOH = -3 mA, IOL = 3 mA, (Vdd = 1.8V)
Standby Current
I_std
Duty Cycle
Rise/Fall Time
Output Voltage High
Output Voltage Low
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
DC
Tr, Tf
VOH
VOL
VIH
VIL
Z_in
45
40
90%
70%
2
Pin 1, OE logic high or logic low, or
ST
logic high
Pin 1,
ST
logic low
Measured from the time Vdd reaches its rated minimum value
f = 80 MHz, For other frequencies, T_oe = 100 ns + 3 cycles
In standby mode, measured from the time
ST
pin
crosses 50% threshold. Refer to
Figure 5.
f = 156.25 MHz, Vdd = 2.5V, 2.8V or 3.3V
f = 156.25 MHz, Vdd = 1.8V
f = 156.25 MHz, Integration bandwidth = 12 kHz to 20 MHz
25°C
25°C
Startup Time
OE Enable/Disable Time
Resume Time
RMS Period Jitter
RMS Phase Jitter (random)
First year Aging
10-year Aging
T_start
T_oe
T_resume
T_jitt
T_phj
F_aging
-1.5
-5
Note:
1. All electrical specifications in the above table are specified with 15 pF output load and for all Vdd(s) unless otherwise stated.
Rev 1.1
January 2, 2017
www.sitime.com
各位帮忙看看这段代码存在的内存泄漏,谢谢啦
void CRS2USBDlg::OnTimer(UINT nIDEvent) { // TODO: Add your message handler code here and/or call default HKEY hKey = HKEY_LOCAL_MACHINE; DWORD numSubKey = 0; DWORD ......
carlry 嵌入式系统
狂吹PADS、Allegro的都是些土鳖
为什么我要说“狂吹PADS、Allegro的都是些土鳖”呢? 因为这是从我接触到电子设计以来,一直以来都有的感受。最近,这种感受越来越强烈。 我用的设计软件是AD和Cadence orCAD 和Cadence Allegro ......
lingking PCB设计
希望大佬们给给思路————模电课程项目
要求:由于人耳对声音信号强度的听觉特性是对数式的。人类可以听到声音的最大值和最小值之比可以达到1012倍,这么大的动态范围,要线性指示是不可能的,因而只能进行对数变换,压缩动态范围,才 ......
越WX 模拟电子
关于GPRS模块用LM317做稳压电源的问题
想搭建一个GPRS开发平台电源部分用LM317实现可是不管怎么调都不能将电源适配器的18V电压降到4V。电阻调到极限也只能在7V和12V之间。具体硬件是这样做的:LM317 1脚接3362 103T(最大阻值位10K) ......
wrz0711 嵌入式系统
[MicroPython]小板初体验
正盯着电脑改代码呢,同事把我的快递送过来了,立刻意识到我期待的MicroPython板子到了,好兴奋!!! 终于熬到下班了,该到上图的时刻了:loveliness: 236508 看到这快递的包装,突然想起当 ......
dong2213dong MicroPython开源版块
国外数字系统设计经典教材--Verilog嵌入式数字系统设计教程
Verilog嵌入式数字系统设计教程 本书特别强调在数字系统设计时,除了考虑逻辑设计外,还必须考虑用现实世界的工程方法来实现嵌入式系统的设计存在的许多约束条件和制约因素,诸如电路面积、 ......
tiankai001 下载中心专版

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1818  962  1332  696  402  32  54  46  11  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved