电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V275L15TFI

产品描述IC FIFO SS 32768X18 15NS 64STQFP
产品类别半导体    逻辑   
文件大小189KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72V275L15TFI在线购买

供应商 器件名称 价格 最低购买 库存  
72V275L15TFI - - 点击查看 点击购买

72V275L15TFI概述

IC FIFO SS 32768X18 15NS 64STQFP

72V275L15TFI规格参数

参数名称属性值
存储容量576K(32K x 18)
功能同步
数据速率66.7MHz
访问时间10ns
电压 - 电源3V ~ 3.6V
电流 - 电源(最大值)60mA
总线方向单向
扩充类型深度,宽度
可编程标志支持
中继能力
FWFT 支持
工作温度-40°C ~ 85°C
安装类型表面贴装
封装/外壳64-LQFP
供应商器件封装64-TQFP(10x10)

文档预览

下载PDF文档
3.3 VOLT CMOS SuperSync FIFO™
32,768 x 18
65,536 x 18
FEATURES:
IDT72V275
IDT72V285
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
Choose among the following memory organizations:
IDT72V275
32,768 x 18
IDT72V285
65,536 x 18
Pin-compatible with the IDT72V255/72V265 SuperSync FIFOs
10ns read/write cycle time (6.5ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable
settings
Retransmit operation with fixed, low first word data
latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-pin
Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (-40°C to +85°C) is available
Green parts are available, see ordering information
The IDT72V275/72V285 are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other
has been removed. The Frequency Select pin (FS) has been removed,
thus it is no longer necessary to select which of the two clock inputs, RCLK
or WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written to
an empty FIFO to the time it can be read, is now fixed and short. (The
variable clock cycle counting delay associated with the latency period
found on previous SuperSync devices has been eliminated on this
SuperSync family.)
SuperSync FIFOs are particularly appropriate for network, video, telecom-
munications, data communications and other applications that need to buffer
large amounts of data.
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
17
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
32,768 x 18
65,536 x 18
FLAG
LOGIC
WRITE POINTER
READ POINTER
OUTPUT REGISTER
MRS
PRS
READ
CONTROL
LOGIC
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
17
4512 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©2018
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2018
DSC-4512/5
目前弱电工程师的月薪是多少?
请了解的朋友介绍一下。...
fish001 工业自动化与控制
这里面的东西是值得你来欣赏的-6层板。
我希望困难已经过去,但这种愿望为时过早了。在开发的研究中,我还遇到了很多的困难,。反正,如果想成为真正的DSP专家,就不要期望事情会变得容易。有些DSP开发人员并不知道什么是真正的0和1, ......
gui365 嵌入式系统
AVR单片机实用程序设计(PDF)
在一个电子图书馆下的书,与大家分享!...
gxluzj Microchip MCU
TI DSP最新课程九重奏,总有一课适合你!
之前有朋友希望多一些TI DSP方面的课程,现在就来了一大波,看看有没有适合你的~~ 课程链接:>>点击查看详情 171439 Keystone 调试经验 通过RAM / UBI文件系统引导Linux内核 通过CCS ......
soso DSP 与 ARM 处理器
高通MSM5100芯片
请问各位大虾,有谁知道高通MSM5100芯片用什么语言编程么?...
sunxinyu 嵌入式系统
2410 板子烧写问题
我用的是三星2310板子,在测试lcd运行lcd.sh时,显示cat:write error:no space left on divce!求大虾给解!...
jsglf 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1810  433  2683  236  2738  15  9  40  57  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved