电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

596BD000270DGR

产品描述VCXO; DIFF/SE; DUAL FREQ; 10-810
产品类别无源元件   
文件大小418KB,共17页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

596BD000270DGR在线购买

供应商 器件名称 价格 最低购买 库存  
596BD000270DGR - - 点击查看 点击购买

596BD000270DGR概述

VCXO; DIFF/SE; DUAL FREQ; 10-810

596BD000270DGR规格参数

参数名称属性值
类型VCXO
频率 - 输出 1148.351648MHz
频率 - 输出 2148.5MHz
输出LVDS
电压 - 电源3.3V
频率稳定度±20ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)110mA
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度0.071"(1.80mm)
封装/外壳6-SMD,无引线

文档预览

下载PDF文档
Si596
D
U A L
F
REQUENCY
V
OLTAGE
- C
ON TROLLED
C
R Y S TA L
O
SCILLATOR
( V C X O ) 1 0
TO
810 MH
Z
Features
Available with any-rate output
frequencies from 10 to 810 MHz
Two selectable output frequencies
3
rd
generation DSPLL
®
with
superior jitter performance
Internal fixed fundamental mode
crystal frequency ensures high
reliability and low aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry standard 5x7 and
3.2x5 mm packages
Pb-free/RoHS-compliant
–40 to +85 ºC operating range
Si5602
Applications
Ordering Information:
See page 9.
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
FTTx
Clock recovery and jitter cleanup PLLs
FPGA/ASIC clock generation
Description
The Si596 dual-frequency VCXO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low-jitter clock at high frequencies. The Si596
is available with any-rate output frequency from 10 to 810 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si596 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides supply noise rejection, simplifying the task of generating
low-jitter clocks in noisy environments. The Si596 IC-based VCXO is
factory-configurable for a wide variety of user specifications including
frequency, supply voltage, output format, tuning slope, and absolute pull
range (APR). Specific configurations are factory programmed at time of
shipment, thereby eliminating the long lead times associated with custom
oscillators.
Pin Assignments:
See page 8.
(Top View)
V
C
V
DD
1
6
FS
GND
2
5
CLK–
3
4
CLK+
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10–810 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
FS
GND
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si596

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 516  46  1457  2047  1818  37  16  50  36  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved