电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532MB000122DG

产品描述DUAL FREQUENCY XO, OE PIN 2
产品类别无源元件    振荡器   
文件大小457KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

532MB000122DG在线购买

供应商 器件名称 价格 最低购买 库存  
532MB000122DG - - 点击查看 点击购买

532MB000122DG概述

DUAL FREQUENCY XO, OE PIN 2

532MB000122DG规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codecompliant
振荡器类型LVPECL

文档预览

下载PDF文档
Si532
R
EVISION
D
D
U A L
F
REQUENCY
C
R Y S TA L
O
SCILLATOR
(X O )
(10 M H
Z TO
1 . 4 G H
Z
)
Features
Available with any-frequency output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
rd
®
3 generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-frequency output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS
OE
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
(CMOS)
Fixed
Frequency
XO
Any-frequency
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si532
proteus的烦人问题,有待高手解决~
我以前安装过一次proteus7.2sp2,由于很久没有使用,我把他卸了 但是现在又想用 于是安装,安装好后,加载了MAXIM_LICENCE.lxk 文件(破解用的) 但是每次打开isis时提示我证书失效? 于是 ......
ft1826119 嵌入式系统
【转】 数字信号处理 教案 ---- 5、时域离散系统的基本网络结构
第五章 时域离散系统的基本网络结构 5.1 引言一般时域离散系统或网络可以用差分方程、单位脉冲响应以及系统函数进行描述。y(n)=http://wlsyzx.yzu.edu.cn/kcwz/szxhcl/kechenneirong/jiaoan/ ......
dontium DSP 与 ARM 处理器
6264 扩展问题
;想要实现6264扩展时写内容并把与要写的内容不同的最后一个写地址记录下来。 ORG 0030H MOV R2, #0FFH ......
feivy88 嵌入式系统
【我给xilinx资源中心做贡献】8×8zigzag扫描序列,由组合逻辑生成
8×8zigzag扫描序列,由组合逻辑生成...
wanghongyang FPGA/CPLD
CF卡读写VHDL源代码
免费提供大家CF读写VHDL源代码...
eeleader FPGA/CPLD
launch pad资料,老师刚给的,很新鲜的哦
这个是老师给的结课资料,让我们做结课作品用的...
wuxuan7 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1728  925  1623  47  290  25  39  15  33  16 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved