电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

29103BRA

产品描述16K X 1 STANDARD SRAM, 85 ns, CDIP20
产品类别存储   
文件大小80KB,共8页
制造商Intersil ( Renesas )
官网地址http://www.intersil.com/cda/home/
下载文档 选型对比 全文预览

29103BRA概述

16K X 1 STANDARD SRAM, 85 ns, CDIP20

文档预览

下载PDF文档
TM
HM-65262
16K x 1 Asynchronous
CMOS Static RAM
Description
The HM-65262 is a CMOS 16384 x 1-bit Static Random
Access Memory manufactured using the Intersil Advanced
SAJI V process. The device utilizes asynchronous circuit
design for fast cycle times and ease of use. The HM-65262
is available in both JEDEC standard 20 pin, 0.300 inch wide
CERDIP and 20 pad CLCC packages, providing high board-
level packing density. Gated inputs lower standby current,
and also eliminate the need for pull-up or pull-down resis-
tors.
The HM-65262, a full CMOS RAM, utilizes an array of six
transistor (6T) memory cells for the most stable and lowest
possible standby supply current over the full military temper-
ature range. In addition to this, the high stability of the 6T
RAM cell provides excellent protection against soft errors
due to noise and alpha particles. This stability also improves
the radiation tolerance of the RAM over that of four transistor
(4T) devices.
March 1997
Features
• Fast Access Time . . . . . . . . . . . . . . . . . . . 70/85ns Max
• Low Standby Current. . . . . . . . . . . . . . . . . . . . 50µA Max
• Low Operating Current . . . . . . . . . . . . . . . . . 50mA Max
• Data Retention at 2.0V . . . . . . . . . . . . . . . . . . . 20µA Max
• TTL Compatible Inputs and Outputs
• JEDEC Approved Pinout
• No Clocks or Strobes Required
• Temperature Range . . . . . . . . . . . . . . . +55
o
C to +125
o
C
• Equal Cycle and Access Time
• Single 5V Supply
• Gated Inputs-No Pull-Up or Pull-Down Resistors
Required
Ordering Information
PACKAGE
CERDIP
JAN #
SMD#
CLCC (SMD#)
NOTE:
1. Access Time/Data Retention Supply Current.
TEMP. RANGE
-40
o
C to +85
o
C
-55
o
C to +125
o
C
-55
o
C to +125
o
C
-55
o
C to +125
o
C
70ns/20µA
(NOTE 1)
85ns/20µA
(NOTE 1)
HM1-65262B-9
29109BRA
8413203RA
8413203YA
HM1-65262-9
29103BRA
8413201RA
8413201YA
(NOTE 1)
85ns/400µA
-
-
-
-
PKG. NO.
F20.3
F20.3
F20.3
J20.C
Pinouts
HM-65262 (CERDIP)
TOP VIEW
HM-65262 (CLCC)
TOP VIEW
V
CC
A13
A1
A0
A1
A2
A3
A4
A5
A6
Q
W
1
2
3
4
5
6
7
8
9
20 V
CC
19 A13
18 A12
17 A11
16 A10
15 A9
14 A8
13 A7
12 D
11 E
A2 3
A3 4
A4 5
A5 6
A6 7
Q 8
9 10 11 12
W
GND
E
D
2
A0
1 20 19
18 A12
17 A11
16 A10
15 A9
14 A8
13 A7
A0 - A13
E
Q
D
V
SS
/GND
V
CC
W
Address Input
Chip Enable/Power Down
Data Out
Data In
Ground
Power (+5)
Write Enable
GND 10
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143
|
Intersil (and design) is a trademark of Intersil Americas Inc.
Copyright © Intersil Americas Inc. 2002. All Rights Reserved
1
FN3002.2

29103BRA相似产品对比

29103BRA 29109BRA HM-65262 HM1-65262B-9 HM-65262_02 HM1-65262-9 8413201YA 8413201RA 8413203YA 8413203RA
描述 16K X 1 STANDARD SRAM, 85 ns, CDIP20 16K X 1 STANDARD SRAM, 70 ns, CDIP20 16K X 1 STANDARD SRAM, 70 ns, CDIP20 16K X 1 STANDARD SRAM, 70 ns, CDIP20 16K X 1 STANDARD SRAM, 70 ns, CDIP20 16K X 1 STANDARD SRAM, 85 ns, CDIP20 16K X 1 STANDARD SRAM, 85 ns, CQCC20 16K X 1 STANDARD SRAM, 85 ns, CDIP20 STANDARD SRAM, 70 ns, CQCC20 16K X 1 STANDARD SRAM, 70 ns, CDIP20

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1718  571  2451  1504  2310  35  12  50  31  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved