电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510KAA24M0000AAGR

产品描述SINGLE FREQUENCY XO, OE PIN 2 (O
产品类别无源元件   
文件大小683KB,共31页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

510KAA24M0000AAGR在线购买

供应商 器件名称 价格 最低购买 库存  
510KAA24M0000AAGR - - 点击查看 点击购买

510KAA24M0000AAGR概述

SINGLE FREQUENCY XO, OE PIN 2 (O

510KAA24M0000AAGR规格参数

参数名称属性值
类型XO(标准)
频率24MHz
功能启用/禁用
输出CMOS
电压 - 电源1.8V
频率稳定度±50ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)26mA
安装类型表面贴装
封装/外壳4-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)18mA

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
瑞萨中国论坛见闻
12月2日上午阿牛哥去北京万达索菲特酒店参加瑞萨中国论坛,下午参加瑞萨电子V850ES/JX3-L 学习套件体验讲座,了解世界占有率第一的32位MCUV850 新产品,看看瑞萨电子汽车电子产品,智能电表, ......
jameswangsynnex 测试/测量
请教一个Cadence瞬态仿真的问题
电路是verilogA编写的理想14bitADC接理想14bitDAC的电路,clk频率50MHz,输入的sin源频率8.337402MHz。仿真时间3us,可以得到正确的波形;仿真时间125us时,初始几十微秒的波形都是直线;仿真精 ......
eeleader-mcu FPGA/CPLD
无线模块程序已测试成功
我们做的无线模块的程序,已经调试成功。需要的改改引脚就可以了。...
Fenhaci 无线连接
LED光源在温室补光中的应用
 “万物生长靠太阳”,光照是作物进行光合作用的必备要素之一,光照条件的好坏直接影响到作物的产量和品质。在自然界中,太阳的光照度会随地理纬度、季节和天气状况的不同而变化。温室内的光照 ......
qwqwqw2088 LED专区
只为uC而生,uS成长历程 13
今晚再接再励,首先一定要尽快搞定基本stm8s串口的收发!!...
辛昕 编程基础
UCOS 中的任务切换问题
UCOS任务切换用的是汇编代码,看不太懂 #define uCOS 0x80 /* Interrupt vector # used for context switch */ #define OS_TASK_SW() ......
crystalpai 实时操作系统RTOS

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1758  1507  791  1383  967  33  7  13  24  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved