电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335C-B02908-GM

产品描述4-OUTPUT, ANY FREQUENCY(<350MHZ)
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小2MB,共47页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

SI5335C-B02908-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335C-B02908-GM - - 点击查看 点击购买

SI5335C-B02908-GM概述

4-OUTPUT, ANY FREQUENCY(<350MHZ)

SI5335C-B02908-GM规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明HVQCCN,
Reach Compliance Codecompliant
其他特性ALSO OPERATES AT 2.5V AND 3.3V NOMINAL SUPPLY
JESD-30 代码S-XQCC-N24
JESD-609代码e4
长度4 mm
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率350 MHz
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
主时钟/晶体标称频率350 MHz
座面最大高度0.9 mm
最大供电电压1.98 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Gold (Au)
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度4 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, PROCESSOR SPECIFIC

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
显示部分供电电路再稳定及海拔测量优化设计
首先说一下我的之前显示的问题,忘记拍不稳定的图片了,这里就口述吧! 不稳定状态:屏幕刷新像素窜位 检测:一开始以为sensorTile供电不足,导致3V3电源抖动导致的,但通过 ......
WZH70246 MEMS传感器
汽车制造行业--EAM成功应用案例
上海汇众汽车制造有限公司,是由上海汽车集团公司和上海实业集团公司共同投资组建的现代化的大型制造企业,目前已经成为全国最大的轿车零部件生产基地,拥有员工8000人、销售收入超30亿元、固定 ......
frozenviolet 汽车电子
STM32F0 TX,RX反了,STM32 TX/RX SWAP功能又救了我一次
本帖最后由 damiaa 于 2016-9-21 14:35 编辑 今天又犯了一次低级错误,STM32F0 TX,RX反了,STM32 TXRXSWAP功能又救了我一次 今天板子回来,串口没反应,知道坏了,估计是TX,RX反了。 ......
damiaa stm32/stm8
哈哈,真屌丝!原来车开始是这样这样掉头的啊,,,
那个时候的汽车散发着屌屌的气息!原地调头这种事情我会乱说? 191148 ...
qwqwqw2088 聊聊、笑笑、闹闹
超级电容集成优化混合动力公交车动力总成
天然资源的枯竭、空气污染、交通堵塞和矿物燃料价格的上涨等等问题,迫使社会和个人寻求替代运输工具。这当中就有用于公交车和卡车的混合电力、氢气和基于燃料电池的动力系统,例如ISE(San Dieg ......
frozenviolet 分立器件
LPC2131驱动T6963C
LPC2131驱动T6963C的个人例子,参考了网上N多家的程序,然后完善整理,加入自己的想法,自认为比较详细,实例用PROTEUS7.5仿真通过了,对于ARM7的初学者比较好...
kandy20021 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2022  2425  1968  326  841  6  58  48  55  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved