电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

37LV128/P

产品描述36K, 64K, and 128K Serial EPROM Family
产品类别存储    存储   
文件大小142KB,共14页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
标准
下载文档 详细参数 全文预览

37LV128/P概述

36K, 64K, and 128K Serial EPROM Family

37LV128/P规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码DIP
包装说明DIP, DIP8,.3
针数8
Reach Compliance Codeunknow
ECCN代码EAR99
其他特性DATA RETENTION >200 YEARS
最大时钟频率 (fCLK)2.5 MHz
I/O 类型COMMON
JESD-30 代码R-PDIP-T8
JESD-609代码e3
内存密度131072 bi
内存集成电路类型OTP ROM
内存宽度32
功能数量1
端子数量8
字数4096 words
字数代码4000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织4KX32
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP8,.3
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行SERIAL
峰值回流温度(摄氏度)NOT SPECIFIED
电源3.3/5 V
认证状态Not Qualified
最大待机电流0.00005 A
最大压摆率0.01 mA
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.6 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
Base Number Matches1

文档预览

下载PDF文档
Obsolete Device
37LV36/65/128
36K, 64K, and 128K Serial EPROM Family
FEATURES
Operationally equivalent to Xilinx
XC1700 family
Wide voltage range 3.0 V to 6.0 V
Maximum read current 10 mA at 5.0 V
Standby current 100
µA
typical
Industry standard Synchronous Serial Interface/
1 bit per rising edge of clock
Full Static Operation
Sequential Read/Program
Cascadable Output Enable
10 MHz Maximum Clock Rate @ 5.0 Vdc
Programmable Polarity on Hardware Reset
Programming with industry standard EPROM pro-
grammers
Electrostatic discharge protection > 4,000 volts
8-pin PDIP/SOIC and 20-pin PLCC packages
Data Retention > 200 years
Temperature ranges:
- Commercial: 0°C to +70°C
- Industrial:
-40°C to +85°C
PACKAGE TYPES
PDIP
DATA
CLK
RESET/OE
CE
1
8
V
CC
V
PP
CEO
V
SS
37LV36
37LV65
37LV128
2
3
4
7
6
5
SOIC
DATA
CLK
RESET/OE
CE
1
8
V
CC
V
PP
CEO
V
SS
37LV36
37LV65
37LV128
2
3
4
7
6
5
PLCC
DATA V
CC
20
12
19
18
17
V
PP
16
15
14
CEO
13
3
2
10
1
11
DESCRIPTION
The Microchip Technology Inc. 37LV36/65/128 is a
family of Serial OTP EPROM devices organized inter-
nally in a x32 configuration. The family also features a
cascadable option for increased memory storage
where needed. The 37LV36/65/128 is suitable for
many applications in which look-up table information
storage is desirable and provides full static operation in
the 3.0V to 6.0V V
CC
range. The devices also support
the industry standard serial interface to the popular
RAM-based Field Programmable Gate Arrays (FPGA).
Advanced CMOS technology makes this an ideal boot-
strap solution for today's high speed SRAM-based
FPGAs. The 37LV36/65/128 family is available in the
standard 8-pin plastic DIP, 8-pin SOIC and 20-pin
PLCC packages.
Device
37LV36
37LV65
37LV128
Bits
36,288
65,536
131,072
Programming Word
1134 x 32
2048 x 32
4096 x 32
CLK
4
5
37LV36
37LV65
37LV128
9
RESET/OE
6
7
CE
8
Vss
BLOCK DIAGRAM
Xilinx is a registered trademark of Xilinx Corporation.
2004 Microchip Technology Inc.
DS21109F-page 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 754  932  1704  14  532  46  16  19  48  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved