电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532CB000347DGR

产品描述DUAL FREQUENCY XO, OE PIN 2
产品类别无源元件    振荡器   
文件大小457KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

532CB000347DGR在线购买

供应商 器件名称 价格 最低购买 库存  
532CB000347DGR - - 点击查看 点击购买

532CB000347DGR概述

DUAL FREQUENCY XO, OE PIN 2

532CB000347DGR规格参数

参数名称属性值
是否Rohs认证符合
Reach Compliance Codecompliant
振荡器类型CMOS
Base Number Matches1

文档预览

下载PDF文档
Si532
R
EVISION
D
D
U A L
F
REQUENCY
C
R Y S TA L
O
SCILLATOR
(X O )
(10 M H
Z TO
1 . 4 G H
Z
)
Features
Available with any-frequency output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
rd
®
3 generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-frequency output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS
OE
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
(CMOS)
Fixed
Frequency
XO
Any-frequency
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si532
MSP430F449的时钟问题
请问MSP430F449的8M高速晶振怎么打开?好像和MSP430F149的不太一样,请高手指点。 比如现在要让MCLK工作在38KHz的速度上,怎么写程序? 初学,希望各位不吝赐教,十分感谢...
poiuyt 微控制器 MCU
DIY手机+蓝雨夜 开机画面
DIY手机+蓝雨夜 开机画面 把DEMO中的开机画面弄过来! 等会用工具了可以自己换着。 http://v.youku.com/v_show/id_XNzQxODMwMjQ4.html ...
蓝雨夜 DIY/开源硬件专区
比较SCPI与ICL指令和脚本
SCPI仪器模型 某些测量需要直接控制仪器的硬件。为实现这种控制,基于SCPI的仪器包含指令子系统来控制特定的仪器功能和设置。 SCPI仪器模型在SCPI指令子系统之间分配。对于2700系列而言,指 ......
Jack_ma 测试/测量
【信号处理】《高速信号处理FPGADSP设计》
上好东西啦 77762 ...
常见泽1 FPGA/CPLD
触摸屏驱动中的坐标转换问题
#define TOUCH_MAX_X 1000 // 950 #define TOUCH_MIN_X 30 // 90 #define TOUCH_MAX_Y 980 // 960 // 910 #define TOUCH_MIN_Y 30 // 70 //50 #define TOUCH_X 800 #define TOUCH_Y 480 V ......
quq 嵌入式系统
AD中在操作【update schematics in pcb project.prjpcb】时为什么不让选择 原理图文件
如下图所示:AD中在操作【update schematics in pcb project.prjpcb】时为什么不让给PCB1选择 原理图文件sheet1 还是 SHEE2? 596870 596872 为什么这个地方 有两个原理图 ......
深圳小花 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1541  920  756  874  976  53  7  46  15  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved