电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510JCA50M0000BAG

产品描述SINGLE FREQUENCY XO, OE PIN 2 (O
产品类别无源元件   
文件大小683KB,共31页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

510JCA50M0000BAG在线购买

供应商 器件名称 价格 最低购买 库存  
510JCA50M0000BAG - - 点击查看 点击购买

510JCA50M0000BAG概述

SINGLE FREQUENCY XO, OE PIN 2 (O

510JCA50M0000BAG规格参数

参数名称属性值
类型XO(标准)
频率50MHz
功能启用/禁用
输出LVDS
电压 - 电源1.8V
频率稳定度±20ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)23mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.197" 长 x 0.126" 宽(5.00mm x 3.20mm)
高度 - 安装(最大值)0.050"(1.28mm)
电流 - 电源(禁用)(最大值)18mA

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
请问把2GHz的信号变频到500GHz的系统框图如何实现啊??
发射机要把2GHz的信号变频到500GHz,接收机又要把500GHz下变频到2GHz。 但是老师说:没有这么高频率的混频器和倍频器,叫我另外想办法。 想不出来,急啊! 请求各位帮助,万分感谢!!...
ytmitxihc85 嵌入式系统
求助SD卡
本人想用SD卡,哪位好心的大侠有IAR 调试过的SD卡程序,请发一份啊。跪求。。。。 hkwelding@126.com...
早期的虫子 TI技术论坛
关于DSP双精度浮点数除法出现误差的问题
214491214490 第一张图是代码,第二张图是结果。哪位大神能帮解释一下啊,感激不尽! ...
zhangdong DSP 与 ARM 处理器
【open1081试用】原厂demo体验
看过各个模块以后,最近又测试了一下自带的demo。论坛上已经有很多人分享了经验,但是都是从刷bootloader开始的。可是其实作为厂商来说,不大可能会给空的芯片啦,所以,咱呢,就直接上电测试吧 ......
johnrey 无线连接
求一段51汇编代码:四位十进制整数转换为十六进制
如题,谢谢...
zyandll123 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 726  1963  394  2325  1246  15  40  8  47  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved