电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

514GBA000835AAG

产品描述OSC XO 33.554432MHZ CMOS SMD
产品类别无源元件   
文件大小746KB,共38页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

514GBA000835AAG在线购买

供应商 器件名称 价格 最低购买 库存  
514GBA000835AAG - - 点击查看 点击购买

514GBA000835AAG概述

OSC XO 33.554432MHZ CMOS SMD

514GBA000835AAG规格参数

参数名称属性值
类型XO(标准)
频率33.554432MHz
功能Enable/Disable (Reprogrammable)
输出CMOS
电压 - 电源2.25 V ~ 2.75 V
频率稳定度±25ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)26mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)

文档预览

下载PDF文档
Si514
A
N Y
-F
REQUENCY
I
2
C P
R OG R A MM A B L E
X O ( 1 0 0 k H
Z
Features
TO
250 MH
Z
)
Programmable to any frequency
from 100 kHz to 250 MHz
0.026 ppb frequency tuning
resolution
Glitch suppression on OE, power
on and frequency transitions
Low jitter operation
2- to 4-week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO for power supply
noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Industry standard 5x7, 3.2x5, and
2.5x3.2 mm packages
–40 to 85
o
C operation
Si5602
5x7mm, 3.2x5mm
2.5x3.2mm
Ordering Information:
See page 28.
Applications
All-digital PLLs
DAC+ VCXO replacement
SONET/SDH/OTN
3G-SDI/HD-SDI/SDI
Pin Assignments:
See page 27.
Datacom
Industrial automation
FPGA/ASIC clock generation
FPGA synchronization
SDA
SCL
GND
1
2
3
6
5
4
V
DD
Description
The Si514 user-programmable I
2
C XO utilizes Silicon Laboratories' advanced PLL
technology to provide any frequency from 100 kHz to 250 MHz with programming
resolution of 0.026 parts per billion. The Si514 uses a single integrated crystal and
Silicon Labs’ proprietary DSPLL synthesizer to generate any frequency across this
range using simple I
2
C commands. Ultra-fine tuning resolution replaces DACs and
VCXOs with an all-digital PLL solution that improves performance where
synchronization is necessary or in free-running reference clock applications. This
solution provides superior supply noise rejection, simplifying low jitter clock
generation in noisy environments. Crystal ESR and DLD are individually
production-tested to guarantee performance and enhance reliability.
The Si514 is factory-configurable for a wide variety of user specifications, including
startup frequency, I
2
C address, supply voltage, output format, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long lead
times and non-recurring engineering charges associated with custom frequency
oscillators.
CLK–
CLK+
Functional Block Diagram
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si514
论坛上方签到完毕仲么回事
今天晚上上网潜水,不想看到论坛上边有绿色的签到完些字样,咋回事???:puzzle:...
ddllxxrr 聊聊、笑笑、闹闹
这些错误是什么?怎么解决?求大神解答啊
是原理图连线问题吗?还是封装问题? ...
海king PCB设计
TMS320LF2407和nRF905的无线通信模块设计
TMS320LF2407和nRF905的无线通信模块设计 298478 ...
fish001 微控制器 MCU
沒事多喝水,但不是叫你這樣喝
8549...
leechangcheng 聊聊、笑笑、闹闹
STM32F105系列I2SSLAVERX收数错位问题
MCU输出主时钟给音频ADC芯片,让ADC芯片工作在master 模式,产生standerd philips I2S格式(64FS,FS=48K),但从MCU端看,接收到的数据有错位情况。 举例:MCU I2S配置如下,I2S时钟误 ......
subin2007 stm32/stm8
linux关于dentry,inode的问题
linux中一个文件都有一个dentry和一个inode,这两个结构是VFS根据具体文件系统磁盘上的信息在内存中建立的数据结构,我这么理解对吧?我们在mount一个文件系统的时候,系统应该负责建立这些dentr ......
leoyang Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2786  2780  815  769  832  18  42  15  22  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved