电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT9005AIA1D-18NL

产品描述OSC MEMS
产品类别无源元件   
文件大小333KB,共9页
制造商SiTime
标准
下载文档 全文预览

SIT9005AIA1D-18NL概述

OSC MEMS

文档预览

下载PDF文档
SiT9005
1 to 141 MHz EMI Reduction Oscillator
Features
Applications
Spread spectrum for EMI reduction
Wide spread % option
Center spread: from ±0.125% to ±2%, ±0.125% step size
Down spread: -0.25% to -4% with -0.25% step size
Spread profile option: Triangular, Hershey-kiss
Programmable rise/fall time for EMI reduction: 8 options,
0.25 to 40 ns
Any frequency between 1 MHz and 141 MHz accurate to
6 decimal places
100% pin-to-pin drop-in replacement to quartz-based XO’s
Excellent total frequency stability as low as ±20 ppm
Operating temperature from -40°C to 85°C.
Low power consumption of 4.0 mA typical at 1.8V
Pin1 modes: Standby, output enable, or spread disable
Fast startup time of 5 ms
LVCMOS output
Industry-standard packages
QFN: 2.0 x 1.6, 2.5 x 2.0, 3.2 x 2.5 mm
2
Contact
SiTime
for SOT23-5 (2.9 x 2.8 mm
2
)
RoHS and REACH compliant, Pb-free, Halogen-free
and Antimony-free
Surveillance camera
IP camera
Industrial motors
Flat panels
Multi function printers
PCI express
Electrical Specifications
Table 1. Electrical Characteristics
All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise stated.
Typical values are at 25°C and 3.3V supply voltage.
Parameters
Output Frequency Range
Symbol
Min.
Typ.
Max.
Unit
Condition
Frequency Range
f
1
141
MHz
Frequency Stability and Aging
Frequency Stability
F_stab
-20
-25
-50
Operating Temperature Range
T_use
-20
-40
Supply Voltage
Vdd
1.62
2.25
2.52
2.7
2.97
2.25
Current Consumption
OE Disable Current
Idd
I_OD
Standby Current
I_std
1.8
2.5
2.8
3.0
3.3
5.6
5.0
5.0
4.6
2.1
0.4
+20
+25
+50
+70
+85
1.98
2.75
3.08
3.3
3.63
3.63
6.5
5.5
6.5
5.2
4.3
1.5
ppm
ppm
ppm
°C
°C
V
V
V
V
V
V
mA
mA
mA
mA
µA
µA
No load condition, f = 40 MHz, Vdd = 2.5V to 3.3V
No load condition, f = 40 MHz, Vdd = 1.8V
f = 40 MHz, Vdd = 2.5V to 3.3V, OE = GND, Output in high-Z
state
f = 40 MHz, Vdd = 1.8V, OE = GND, Output in high-Z state
ST
= GND, Vdd = 2.5V to 3.3V, Output is weakly pulled down
ST
= GND, Vdd = 1.8V, Output is weakly pulled down
Inclusive of initial tolerance at 25°C, 1st year aging at 25°C, and
variations over operating temperature, rated power supply
voltage. Spread = Off.
Operating Temperature Range
Extended Commercial
Industrial
Supply Voltage and Current Consumption
Rev 1.0
September 25, 2017
www.sitime.com
C2000芯片烧写方法
TI对于烧写芯片一般是这样建议的: ◆小于1000:用JTAG烧写或者通过串口烧写。 M3,C2000没有类似于MSP430 GANG430这种工具。可能会有一些大型的烧写器,这里可以问问System General ......
dontium 微控制器 MCU
课程3.3.4中提到的交流等电位应如何理解
基于课程 电子电路基础知识讲座 的讨论 https://training.eeworld.com.cn/course/3818 课程3.3.4中提到的交流等电位应如何理解?视频上说,从直流电源的角度,由Va=Vb+Vcc推导出file:/ ......
鬼谷第九 电源技术
求载波发射机和载波接收机原理图
本帖最后由 paulhyde 于 2014-9-15 09:50 编辑 载波发射机要求:由COMS门电路及RC元件组成.宽',窄脉冲序列调制载波幅值(ASK),得到宽,窄调幅波.载波中心频率是150KHZ. 接收机:能将发射机的信号 ......
yuda868 电子竞赛
如何控制FPGA烧写时io口的电平
RT 用的是altera的fpga,在烧写jtag时,其余io口会被拉高,而不是三态 会把俺的外围电路烧坏,有没有办法配置? 像device里设置那样把不用的io口状态设置一下。...
jatamatadada FPGA/CPLD
请问有没哪位使用Keil uVision4或者tkstudio用汇编写过lpc1114的程序?
如题,有的话可以发一份简单的例程给我吗?或者把大概思路说一下,谢谢! 我的邮箱是:psmeng@gmail.com...
kanoka NXP MCU
美国高科技出口管制:为啥ADC比DAC要求严格?
本帖最后由 dontium 于 2015-1-23 13:21 编辑 在这里抛个问题,考考大家: 一般对ADC的出口管制相当严格,而DAC往往显得并不是那么计较 大家猜猜看是什么原因? ...
clark 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2791  433  523  1807  384  37  16  22  29  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved