电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

1808J5000123JDR

产品描述CAP CER 0.012UF 500V X7R 1808
产品类别无源元件   
文件大小540KB,共9页
制造商Knowles
官网地址http://www.knowles.com
标准
下载文档 详细参数 全文预览

1808J5000123JDR概述

CAP CER 0.012UF 500V X7R 1808

1808J5000123JDR规格参数

参数名称属性值
电容.012µF
容差±5%
电压 - 额定500V
温度系数X7R
工作温度-55°C ~ 125°C
特性高温
应用高可靠性
安装类型表面贴装,MLCC
封装/外壳1808(4520 公制)
大小/尺寸0.177" 长 x 0.079" 宽(4.50mm x 2.00mm)
厚度(最大值)0.079"(2.00mm)
通知这些产品类型目前有市场需求,因此提前期会变动、延长。提前期可能不同。

文档预览

下载PDF文档
MLCC
High Reliability IECQ-CECC Ranges
IECQ-CECC MLCC Capacitors
Electrical Details
Capacitance Range
Temperature Coefficient of
Capacitance (TCC)
C0G/NP0
X7R
C0G/NP0
X7R
Insulation Resistance (IR)
Dielectric Withstand Voltage (DWV)
C0G/NP0
X7R
0.47pF to 6.8µF
0 ± 30ppm/˚C
±15% from -55˚C to +125˚C
Cr > 50pF
≤0.0015
Cr
50pF = 0.0015(15÷Cr+0.7)
0.025
100G or 1000secs (whichever is the less)
Voltage applied for 5 ±1 seconds, 50mA
charging current maximum
Zero
<2% per time decade
A range of specialist high reliability MLCCs for use in
critical or high reliability environments. All fully
tested/approved and available with a range of suitable
termination options, including tin/lead plating and Syfer
FlexiCap™.
Dissipation Factor
Ageing Rate
IECQ-CECC – maximum capacitance values
0603
16V
C0G/NP0
X7R
C0G/NP0
X7R
C0G/NP0
X7R
C0G/NP0
X7R
C0G/NP0
X7R
C0G/NP0
X7R
C0G/NP0
X7R
1.5nF
100nF
1.0nF
56nF
470pF
47nF
330pF
10nF
100pF
5.6nF
n/a
n/a
n/a
n/a
0805
6.8nF
330nF
4.7nF
220nF
2.7nF
220nF
1.8nF
47nF
680pF
27nF
330pF
8.2nF
n/a
n/a
1206
22nF
1.0μF
15nF
820nF
10nF
470nF
6.8nF
150nF
2.2nF
100nF
1.5nF
33nF
470pF
4.7nF
1210
33nF
1.5μF
22nF
1.2μF
18nF
1.0μF
12nF
470nF
4.7nF
220nF
3.3nF
100nF
1.0nF
15nF
1808
33nF
1.5μF
27nF
1.2μF
18nF
680nF
12nF
330nF
4.7nF
180nF
3.3nF
100nF
1.2nF
18nF
1812
100nF
3.3μF
68nF
2.2μF
33nF
1.5μF
27nF
1.0μF
12nF
470nF
10nF
270nF
3.3nF
56nF
2220
150nF
5.6μF
100nF
4.7μF
68nF
2.2μF
47nF
1.5μF
22nF
1.0μF
15nF
560nF
8.2nF
120nF
2225
220nF
6.8μF
150nF
5.6μF
100nF
3.3μF
68nF
1.5μF
27nF
1.0μF
22nF
820nF
10nF
150nF
25V
50/63V
100V
200/250V
500V
1kV
Ordering Information – IECQ-CECC Range
1210
Chip Size
0603
0805
1206
1210
1808
1812
2220
2225
Y
Termination
Y
= FlexiCap™
termination base with
nickel barrier (100%
matte tin plating).
RoHS compliant.
H
= FlexiCap™
termination base with
nickel barrier (Tin/
lead plating with min.
10% lead). Not RoHS
compliant.
F
= Silver Palladium.
RoHS compliant.
J
= Silver base with
nickel barrier (100%
matte tin plating).
RoHS compliant.
A
= Silver base with
nickel barrier (Tin/lead
plating with min. 10%
lead). Not RoHS
compliant.
100
Rated Voltage
016
= 16V
025
= 25V
050
= 50V
063
= 63V
100
= 100V
200
= 200V
250
= 250V
500
= 500V
1K0
= 1kV
0103
Capacitance in Pico
farads (pF)
First digit is 0.
Second and third digits are
significant figures of
capacitance code. The fourth
digit is number of zeros
following. Example:
0103
= 10nF
J
Capacitance
Tolerance
<10pF
B
= ±0.1pF
C
= ±0.25pF
D
= ±0.5pF
10pF
F
= ±1%
G
= ±2%
J
= ±5%
K
= ±10%
M
= ±20%
D
Dielectric
Codes
D
= X7R (2R1) with
IECQCECC release
F
= C0G/NP0
(1B/NP0) with
IECQCECC release
B
= 2X1/BX
released in
accordance with
IECQ-CECC
R
= 2C1/BZ
released in
accordance with
IECQ-CECC
For
B
and
R
codes
please refer to
TCC/VCC range for
full capacitance
values
T
Packaging
T
= 178mm
(7”) reel
R
= 330mm
(13”) reel
B
= Bulk pack
- tubs or trays
___
Suffix code
Used for specific
customer
requirements
© Knowles 2014
IECQ-CECCDatasheet Issue 4 (P109796) Release Date 04/11/14
Page 1 of 9
Tel: +44 1603 723300 | Email SyferSales@knowles.com | www.knowlescapacitors.com/syfer
Verilog四比特计数器代码
`timescale 1ns/100ps module counter ( input clk , input rst_n , output reg counter ); always @(negedge rst_n or pos ......
清风揽月shine FPGA/CPLD
LSD-FET430UIF接线图
1,下面说明利尔达msp430仿真器的接线图(两线): 481170 2,接线说明如下图: 如果仿真过程中目标板不加供电电源,将由 FET 提供电源,这是应将 JTAG 的 2脚与目标板上 MSP430 芯片 ......
灞波儿奔 微控制器 MCU
抢楼啦!一波儿精品教程来袭,评论转发教程有礼!为2019国赛打气助力~
活动时间:即日起——8月4日 今年TI又为参与电赛的学子们提供了品类丰富的开发板,我们也根据开发板的类型,以及电赛必需的知识点为大家总结了一些用得上的视频教程。让我们一起来 ......
EE大学堂 电子竞赛
用什么工具可以检测WinCE程序的内存泄漏?
用什么工具可以检测WinCE程序的内存泄漏?...
nwuwmz 嵌入式系统
STM32有用资料
STM32有用资料...
加号3 嵌入式系统
FPGA中的有符号数的比较
在FPGA中,有符号数怎么比较,什么是二进制补码,对于AD输出是有符号的数,怎么表示?...
shuijingqihuan FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 776  1834  816  2711  1593  27  17  29  43  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved