电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530CB622M080BGR

产品描述CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)
文件大小166KB,共10页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

530CB622M080BGR概述

CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
P
R E L I M I N A R Y
D
A TA
S
H E E T
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 6.
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 5.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK+
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Preliminary Rev. 0.4 5/06
Copyright © 2006 by Silicon Laboratories
Si530/531
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
1S2192参数
各位老师:稳压管1s2192的参数值,稳压值是多少,请各位老师给予指点。 ...
aacm 分立器件
sd卡的 RCA作用
小弟目前正在研究SD卡协议相关,对CMD3的Response中的RCA不是很理解,不知道具体作用是做什么的,与读写卡操作时的逻辑地址,物理地址有什么样的关系?...
gcj19870623 嵌入式系统
malloc出来的是奇地址,怎么办?
奇地址很容易造成数据对齐方面的错误 但是malloc出来的就是奇地址,如何让她malloc出来的不是奇地址呢 谢谢...
cclgyzx 嵌入式系统
【UFUN学习】开始之旅
期待很久的UFUN学习板今天板子终于到手了,迫不及待打开,板子真的小巧好看,特别精致。249938249937 不过还不知道怎么对这个板子作拓展,那个miniPCIE 也不知道怎么用。 开始按照快读 ......
Feelplus stm32/stm8
求助:由ccs运行的滤波器程序输出的*.dat文件怎么在matlab里面显示波形?
*.dat里面都是诸如 003c 0050 0029 001e 按列排的数,我试了一些matlab命令,还有直接导入文件,不能完全导入,而且也不正确,请问谁熟悉matlab,教一下...
echoyang DSP 与 ARM 处理器
大众车CAN协议里的BAP协议谁有?
大众得车系好像是有个啥BAP协议得东西,网上一直找不到好的资源,有谁知道吗 ...
hh31866 汽车电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1139  989  1864  280  2144  16  17  31  36  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved