电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

531EA622M080BGR

产品描述CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)
文件大小166KB,共10页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

531EA622M080BGR概述

CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
S i 5 3 0 / 5 31
P
R E L I M I N A R Y
D
A TA
S
H E E T
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 6.
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 5.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK+
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Preliminary Rev. 0.4 5/06
Copyright © 2006 by Silicon Laboratories
Si530/531
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
TI DSP-Sitara 视频问题
【TI 教室】DSP-Sitara精品课程上线,礼品、开发板等你拿! 视频问题 我怎么看都是只有50%的进度 不知道怎么回事 ,还有个奇怪的现象,我还没看一会 就有50%的进度了 可是后来怎么看 进 ......
anvy178 DSP 与 ARM 处理器
STM8l最白菜的入门笔记(1)——如果你也曾像我一样对STM32/STM8各种蛋疼
首先,作为预备知识,我觉得我们应该看懂 一个 最基本 的头文件 stm8l115x.h,它定义了所有外设,是其他所有外设库函数的基础。 具体在 头文件 中的位置,我会在其中以注释说明 ......
辛昕 stm32/stm8
刚柔结合板该怎么画,心好累
不知道怎么画刚柔结合板,有大神有相似经历吗 ...
lizhinh4 PCB设计
STM32中有没有host与device可以同时使用的
谢谢,如题...
wsmgyp stm32/stm8
货物运输状况跟踪系统:【第一篇-初见
有幸参加ST的SensorTile大赛真的是十分荣幸的事情。 ST的STEVAL-STLKT01V1确实是一款高度集成的开发套件,套件中的传感器设备齐全,资料完备,连APP都做的很漂亮,可见ST在这个套 ......
chris_shang MEMS传感器
给手机增加蓝牙功能设计指南
本帖最后由 jameswangsynnex 于 2015-3-3 19:59 编辑 给手机增加蓝牙功能设计指南 ...
sw 消费电子

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1442  1437  856  113  977  30  29  18  3  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved