电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532GA622M080BGR

产品描述DUAL FREQUENCY XO (10 MHZ TO 1.4 GHZ)
文件大小159KB,共10页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

532GA622M080BGR概述

DUAL FREQUENCY XO (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
Si532
P
R E L I M I N A R Y
D
A TA
S
H E E T
D
U A L
F
R E Q U E N C Y
X O ( 1 0 M H
Z T O
1 . 4 GH
Z
)
Features
Available with any-rate output
frequencies from 10 to 945 MHz and
selected frequencies to 1.4 GHz
Two selectable output frequencies
Industry standard 7x5 mm package
Available CMOS, LVPECL, LVDS &
CML outputs
3.3, 2.5, and 1.8 V supply options
3x better frequency stability than
SAW based oscillators
3rd generation DSPLL with
superior jitter performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Lead-free/RoHS-compliant
®
Si5602
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low jitter clock generation
Optical modules
Test and measurement
Ordering Information:
See page 7.
Description
The Si532 dual frequency XO utilizes Silicon Laboratories advanced
DSPLL
®
circuitry to provide a very low jitter clock for all output frequencies.
The Si532 is available with any-rate output frequency from 10 to 945 MHz
and selected frequencies to 1400 MHz. Unlike traditional XOs where a
different crystal is required for each output frequency, the Si532 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC based approach allows the crystal resonator to be optimized for superior
frequency, stability, and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low jitter clocks in noisy environments often found in communication
systems. The Si532 IC based XO is factory configurable for a wide variety of
user specifications including frequency, supply voltage, and output format.
Specific configurations are factory programmed into the Si532 at the time of
shipment, thereby eliminating the long lead times associated with custom
oscillators.
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL®
Clock
Synthesis
FS
OE
GND
Preliminary Rev. 0.3 12/05
Copyright © 2005 by Silicon Laboratories
Si532
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
基于FPGA的VGA显示接口的设计
文章描述FPGA与CPLD原理以及VGA显示原理和程序设计与实现。...
eeleader FPGA/CPLD
决定示波器探头价格的主要因素
示波器价格的主要决定因素是带宽和功能。 探头是示波器接触电路的部分,好的探头可以提供测试需要的保真度。 即使无源探头,内部也必须有非常多的无源器件补偿电路(RC网络)。...
安_然 模拟电子
请问wince5下三星2440的定时器准不准
驱动里用定时器来控制采样速率,每625ms采集一次,请问2440的定时器能达到这个精度吗...
hangziming 嵌入式系统
EEWORLD DIY——基于ArduinoUNO的USB电量计
本帖最后由 XinChao 于 2017-12-13 17:50 编辑 EEWORLD DIY—— 基于Arduino UNO的USB电量计 333945 ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ 功能简介 可以用来测试 ......
XinChao DIY/开源硬件专区
push message编码问题
最近在研究gsm modem发送wap push,按照网上流传的编码 方式编码后,生成的编码如下 0051000BA1 3158714092F4 00F5A7 86 0B05040B8423F00003030101 29060603AE81EA8DCA 02056A0045C6080 ......
michaeljaung 嵌入式系统
请问KEIL C与Proteus联合调试
请问什么是keil c与proteus的联合调试,具体有什么用呢,能说下步骤吗,每次我都是先用keil c生成.hex文件,然后打开proteus将这个文件导进去运行,如果程序出错就单独看程序, 还有别的 ......
chunch168 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2493  582  42  2049  2455  30  1  23  52  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved