电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

534CA622080BG

产品描述CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)
文件大小180KB,共10页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

534CA622080BG概述

CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
Si534
P
R E L I M I N A R Y
D
A TA
S
H E E T
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Four selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 6.
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 5.
(Top View)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Description
The Si534 quad frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si534
is available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si534 uses one fixed crystal to
provide a wide range of output frequencies. This IC based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si534 IC-based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
FS[1]
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS[0]
(CMOS)
OE
GND
Preliminary Rev. 0.4 5/06
Copyright © 2006 by Silicon Laboratories
Si534
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
OMAP-L138支持Android
http://player.youku.com/player.php/sid/XMzU1Nzc3NjQ4/v.swf...
德仪DSP新天地 DSP 与 ARM 处理器
题目快出啦!
本帖最后由 paulhyde 于 2014-9-15 09:00 编辑 我要题目! ...
a271543008 电子竞赛
宝宝上火有暗示 盯紧6大部位
宝宝上火有暗示 盯紧6大部位 一、肛门颜色有暗示   妈妈在给宝宝洗澡的时候,可能会忽略观察宝宝的肛门吧!这可是一个不容忽视的部位,因为它的颜色是宝宝上火与否的暗示标志,妈妈 ......
Wince.Android 聊聊、笑笑、闹闹
如下放大电路有何问题,请教各位大神!
问题:PGA放大倍数越大,输入信号幅值衰减越厉害。比如:当输入信号为5kHz、20mVpp的正弦波时,放大100倍,用NI9234采集PGA输出信号作FFT,发现5kHz处谱线幅值只有0.69454V;当输入信号为625Hz ......
woxiaoniu 模拟电子
wince5.0启动到不了了,看启动信息对比
我的平台是pxa270+wince5.0,下面是wince的启动信息,启动到一半就没反应了,不知道问题是在哪个地方,请高手指点。后面我给出了以前曾经正常启动的信息。可以做个对比。 出错的启动信息: ......
xxqqxxqq2211523 嵌入式系统
EK-LM3S811-ND Rev 2 如何用J-Link调试?
EK-LM3S811-ND Rev 2 如何用J-Link调试? 之前都是用板上的芯片和USB数据线连接烧写程序的,现在我想用J-Link调试,以后可以自己画板,请问需要接哪些引脚,有什么注意事项呢?...
xupz123 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2774  2330  344  1059  948  51  50  6  58  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved