电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

534FBXXXXXXBGR

产品描述CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)
文件大小180KB,共10页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

534FBXXXXXXBGR概述

CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
Si534
P
R E L I M I N A R Y
D
A TA
S
H E E T
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Four selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 6.
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 5.
(Top View)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Description
The Si534 quad frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si534
is available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si534 uses one fixed crystal to
provide a wide range of output frequencies. This IC based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si534 IC-based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
FS[1]
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS[0]
(CMOS)
OE
GND
Preliminary Rev. 0.4 5/06
Copyright © 2006 by Silicon Laboratories
Si534
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
FPGA设计,最重要的是什么?
面试考官问我,“FPGA设计,最重要的是什么?”我一时慌乱,想不到什么是最重要的,大家谈谈自己的看法。...
innerpeace FPGA/CPLD
请教,用C2Prog 烧写 TMS320f28035 时,出现Unlocking target... failed (wrong key)!
*** PLEASE RESET TARGET IN SCI BOOT-LOADER MODE *** Connecting with target (autobaud)... OK. Bootloading... OK. Please wait... Connecting with target... -Chip ID: 0xBB -Ch ......
gsgs999 微控制器 MCU
求助软件mcu_ideV3.0
谁有mcu_ideV3.0,(装上去之后自带工具链,如keil c51,一共四种,就是有2KB代码限制的哪个版本) 官网上下的没有工具链,...
luoshen 嵌入式系统
modelsim如何固定仿真信号显示的顺序?
用modelsim进行仿真,为了便于观察,我希望仿真结果按一定的顺序显示。可是每次手动调整完信号顺序后,再重新仿真,顺序又乱了,有没有办法将这些信号的顺序固定下来,每仿真一次都按这个顺序显 ......
eeleader FPGA/CPLD
【RISC-V MCU CH32V103测评】 ---前进的维子---U盘枚举代码简析
【RISC-V MCU CH32V103测评】 ---前进的维子---U盘枚举代码简析 前进的维子 2021年1月29日 前言: 目的:走读代码,具象化枚举过程。 在上一篇文章里面,“维子”用自 ......
wintonson 国产芯片交流
【10月12日 | 成都】一场光电测试盛宴,等你来~
会议简介伴随云计算,大数据,虚拟化等新兴技术商用,数据中心流量和带宽成指数级增长, IDC的发展从服务器机房向超大规模、集中化部署演进,而为实现高速的长距离传输应用,DCI互联需求拉动高 ......
EEWORLD社区 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1320  1328  2719  1878  655  56  41  48  16  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved