电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

534GA622M080BG

产品描述VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO) 10 MHZ TO 1.4 GHZ
文件大小191KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

534GA622M080BG概述

VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO) 10 MHZ TO 1.4 GHZ

文档预览

下载PDF文档
Si550
P
R E L I M I N A R Y
D
A TA
S
H E E T
V
O L TA G E
- C
O N T R O L L E D
C
R Y S TA L
O
S C I L L A T O R
(V CX O)
10 MH
Z T O
1.4 G H
Z
Features
Available with any-rate output
frequencies from 10 MHz to
945 MHz and selected frequencies
to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance
3x better frequency stability than
SAW based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, & CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Lead-free/RoHS-compliant
Si5602
Ordering Information:
See page 8.
Applications
SONET / SDH
xDSL
10 GbE LAN / WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 7.
(Top View)
V
C
1
2
3
6
5
4
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 is available with
any-rate output frequency from 10 to 945 MHz and selected frequencies to
1400 MHz. Unlike traditional VCXO’s where a different crystal is required for
each output frequency, the Si550 uses one fixed crystal to provide a wide
range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In
addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems. The Si550 IC-based VCXO is
factory configurable for a wide variety of user specifications, including
frequency, supply voltage, output format, tuning slope, and temperature
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10-1400 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Preliminary Rev. 0.3 4/06
Copyright © 2006 by Silicon Laboratories
Si550
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
"为北京奥运加油"--最简单的LED旋转屏 及其制作资料
看到外面很多人做旋转LED屏,很动心,自己也动手做了一个。 运行后,缓缓流动显示“为北京奥运加油”,图片如下: http://www.schoolboy.com.cn/pic/digi/0004_奥运加油1.jpg http://www ......
brotherder DIY/开源硬件专区
关于嵌入式系统板快的发展方向
前段时间,考虑到大家都是初学者,论坛里技术交流以资料下载和上传为主.我认为,但技术讨论的氛围不强. 相信大家通过一段时间的学习,已经掌握了不少知识,并且要准备开始运用了. 所谓论坛, ......
jxb01033016 嵌入式系统
【基于树莓派教育套件的物联网开发】项目提交
本帖最后由 eew_7QI3Yq 于 2022-10-17 15:02 编辑 作品名称 基于树莓派教育套件的物联网开发 作者:eew_7QI3Yq 作品简介 本次大赛申请了树莓派作为我们的物联网开发套 ......
eew_7QI3Yq DigiKey得捷技术专区
玩游戏体验易电源只得50分-------不是我的错
作为BUCK型同步开关电源,每个元件的应用已经很熟悉了。 然而拼图中出现了意想不到的元件,且少了个“必须有”的元件。为了迎合这个题目,还是把它放上去了。 嗨!最后只得50分 不是我 ......
dontium 模拟与混合信号
【RISC-V MCU CH32V103测评】PWM测试
CH32V103带有PWM输出功能,PWM输出功能在单机控制等应用中十分重要。但是实验结果让我很困惑。 参考例程C:\CH32V103EVT\EVT\EXAM\TIM\PWM_Output的内容,新建了一个项目TIM_PWM 主要初始 ......
bigbat 国产芯片交流
Altium Designer 中smart pdf 如何输出A3纸的原理图?
Altium Designer 中smart pdf 如何输出A3纸的原理图? ...
zsygyx PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2460  1891  1811  644  2694  44  22  31  58  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved