电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

534GC622M080BGR

产品描述VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO) 10 MHZ TO 1.4 GHZ
文件大小191KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

534GC622M080BGR概述

VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO) 10 MHZ TO 1.4 GHZ

文档预览

下载PDF文档
Si550
P
R E L I M I N A R Y
D
A TA
S
H E E T
V
O L TA G E
- C
O N T R O L L E D
C
R Y S TA L
O
S C I L L A T O R
(V CX O)
10 MH
Z T O
1.4 G H
Z
Features
Available with any-rate output
frequencies from 10 MHz to
945 MHz and selected frequencies
to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance
3x better frequency stability than
SAW based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, & CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Lead-free/RoHS-compliant
Si5602
Ordering Information:
See page 8.
Applications
SONET / SDH
xDSL
10 GbE LAN / WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 7.
(Top View)
V
C
1
2
3
6
5
4
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 is available with
any-rate output frequency from 10 to 945 MHz and selected frequencies to
1400 MHz. Unlike traditional VCXO’s where a different crystal is required for
each output frequency, the Si550 uses one fixed crystal to provide a wide
range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In
addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems. The Si550 IC-based VCXO is
factory configurable for a wide variety of user specifications, including
frequency, supply voltage, output format, tuning slope, and temperature
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10-1400 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Preliminary Rev. 0.3 4/06
Copyright © 2006 by Silicon Laboratories
Si550
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
提问+TI无线手表大家都怎么用?
TI无线手表大家都怎么用? 是不是出去运动的时候用用,还有他的时间怎么设置!现在无线智能手表越来越多,TI的这个你应用了没? ...
fxw451 微控制器 MCU
为什么keil4 watch中U0IIR的类型为char型数据?
现在想用一下NXP1700系列的自动波特率功能(中断方式),需要监测U0IIR的第8位和第九位,但是仿真的时候查看U0IIR的类型为char型数据,在peripherals中能查看到完整的U0IIR ...
15033509935 模拟电子
C64X DSP EDMA小结及实例详解(ZZ)
C64X DSP EDMA小结 (1)EDMA概要 ①EDMA数据传输有两种发起方式:  CPU发起的EMDA数据传输(非同步方式):需要传输时,CPU设置ESR寄存器的相应位为1,从而触发 ......
DSP16 DSP 与 ARM 处理器
C51键盘程序
各位有知道 键盘程序中 if ((P1&0xf0)!=0xf0) ;scancode = 0xfe; while((scancode&0x10)!=0) // 逐行扫描 { P1 = scancode; 这个地方怎么扫的 while循环里面肯定不是零 sc ......
zzutang 51单片机
基于Proteus的MSP430单片机仿真实例20-定时器A产生两路PWM
此内容由EEWORLD论坛网友tiankai001原创,如需转载或用于商业用途需征得作者同意并注明出处 一、任务要求利用MSP30F247单片机的定时器A产生两路占空比分别为75%和15%的两路PWM ......
tiankai001 微控制器 MCU
PCIe DMA、Nand Flash、DRAM、RocketIO/SRIO、SERDES
NAND FLASH Controller IP Core标准NAND FLASH Controller标准NAND FLASH控制器我是一位在职者(北京),专业从事FPGA接口设计,有较多的空余时间,对FPGA有比较丰富的项目经验(6年)。熟练使 ......
axpro FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1866  1472  2252  9  2298  38  30  46  1  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved