电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

534HAXXXXXXBGR

产品描述CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)
文件大小180KB,共10页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

534HAXXXXXXBGR概述

CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
Si534
P
R E L I M I N A R Y
D
A TA
S
H E E T
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Four selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 6.
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 5.
(Top View)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Description
The Si534 quad frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si534
is available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si534 uses one fixed crystal to
provide a wide range of output frequencies. This IC based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si534 IC-based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
FS[1]
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS[0]
(CMOS)
OE
GND
Preliminary Rev. 0.4 5/06
Copyright © 2006 by Silicon Laboratories
Si534
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
MSP430全套学习资料=学完就能直接做项目了
430全套学习资料全部奉上。。。从单片机自身内容定时器 DMA IO AD DA FLASH ……到外部模块 LED 光敏热敏 LCD TFT ,电路图到例程解析。 希望大家能耐心看完。 资料在精不在多 学好一 ......
木犯001号 微控制器 MCU
单片机开发板的设计原则
1: 在元器件的布局方面,应该把相互有关的元件尽是放得近一些,例如: 时钟发生器、晶振、CPU的时钟输入端都易产生噪音,在放置的时候应该把它们 靠近些。对于那些易产生噪声的器件、小电流电 ......
tiankai001 单片机
没有platform.reg等文件
我安装好wince5.0 with platform builder后,在定制内核过程中,到了修改默认IP地址这一步时,找不到需要的platform。reg文件。这些文件应该在Hardware Specific Files下,但是我的platform bui ......
小威 嵌入式系统
紧急求助 望好心人帮助。
大家好,紧急求助 K3PE8E400B-XGC0 (尔必达 LPDDR2 240球 )广大的网友们,紧急求助些款料号的规格书资料,有的朋友麻烦提供一下,万分感激。 邮箱:474855136@qq.com ...
474855136 下载中心专版
关于定时器1问题
问题1:大家好!请问 晶振频率和 单片机主频和 内部晶振 是不是都是一个概念。 问题2:请问大家 我想要用定时器1中断程序500ms 单片机主频7.3728MHZ 1024分频 那么TCNT1应该等于多少。 ......
楠溪江的小鱼 Microchip MCU
关于stack 和heap的设置问题
请问,在编写程序的时候我如何正确设置stack size和 heap size的大小?? 越大越好??...
bbslee888 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 102  2350  283  2042  2614  15  57  58  50  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved