电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

534JBXXXXXXBGR

产品描述CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)
文件大小180KB,共10页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

534JBXXXXXXBGR概述

CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
Si534
P
R E L I M I N A R Y
D
A TA
S
H E E T
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Four selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 6.
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 5.
(Top View)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Description
The Si534 quad frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si534
is available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si534 uses one fixed crystal to
provide a wide range of output frequencies. This IC based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si534 IC-based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
FS[1]
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS[0]
(CMOS)
OE
GND
Preliminary Rev. 0.4 5/06
Copyright © 2006 by Silicon Laboratories
Si534
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
积分式数字电压表设计
本帖最后由 paulhyde 于 2014-9-15 03:28 编辑 :) :) :) :lol :lol :lol 本帖最后由 open82977352 于 2010-2-26 11:20 编辑 ] ...
有时候很傻 电子竞赛
一种实用的BOOST电路
引言  在实际应用中经常会涉及到升压电路的设计,对于较大的功率输出,如70W以上的DC/DC升压电路,由于专用升压芯片内部开关管的限制,难于做到大功率升压变换,而且芯片的价格昂贵,在实际 ......
zbz0529 电源技术
nand flash 的无坏块区
hi : 我记得nand flash出厂时,会保证前面的几M是没有坏块的,不知道到底是几M,有明文规定吗?...
nzkid 嵌入式系统
stm32 CAN 不能进入发送中断
器件型号:STM32F103VE问题:单步调试发现没有进入中断程序,请高手指教!代码: void NVIC_Configuration(void) { NVIC_InitTypeDef NVIC_InitStructure;//定义NVIC_InitTypeDef类型变量NVIC_InitS ......
jacksoon stm32/stm8
serialport读串口问题
为什么用serialport在windows程序上能够正常读串口数据,却在仿真器上不能读取? 请大家帮忙解决,谢谢大家了!...
sandy0701 嵌入式系统
板层的设计
主要看你想设计几层板?板子类型?# I/ z; Y, H J 1.板 厚:双面最薄0.2mm,四层最薄0.35mm,六层最薄0.6mm,八层最薄0.9mm,十层最薄1.2mm......8 o0 l3 |6 N) ^( I& L4 j* w 2.板厚公 ......
13450688991 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2740  1157  293  2399  2195  26  51  27  45  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved