电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT61K256M32JE-12:A TR

产品描述IC RAM 8G PARALLEL 1.5GHZ FBGA
产品类别存储   
文件大小370KB,共20页
制造商Micron Technology
官网地址http://www.mdtic.com.tw/
下载文档 详细参数 选型对比 全文预览

MT61K256M32JE-12:A TR概述

IC RAM 8G PARALLEL 1.5GHZ FBGA

MT61K256M32JE-12:A TR规格参数

参数名称属性值
存储器类型易失
存储器格式RAM
技术SGRAM - GDDR6
存储容量8Gb (256M x 32)
时钟频率1.5GHz
存储器接口并联
电压 - 电源1.31 V ~ 1.39 V
工作温度0°C ~ 95°C(TC)

文档预览

下载PDF文档
8Gb: 2 Channels x16/x8 GDDR6 SGRAM
Features
GDDR6 SGRAM
MT61K256M32
2 Channels x 256 Meg x 16 I/O, 2 Channels x 512 Meg x 8 I/O
Features
V
DD
= V
DDQ
= 1.35V ±3% and 1.25V ±3%
V
PP
= 1.8V –3%/+6%
Data rate: 12 Gb/s, 14 Gb/s, 16 Gb/s
2 separate independent channels (x16)
x16/x8 and 2-channel/pseudo channel (PC) mode
configurations set at reset
Single ended interfaces per channel for command/
address (CA) and data
Differential clock input CK_t/CK_c for CA per 2
channels
One differential clock input WCK_t/WCK_c per
channel for data (DQ, DBI_n, EDC)
Double data rate (DDR) command/address (CK)
Quad data rate (QDR) and double data rate (DDR)
data (WCK), depending on operating frequency
16n prefetch architecture with 256 bits per array
read or write access
16 internal banks
4 bank groups for
t
CCDL = 3
t
CK and 4
t
CK
Programmable READ latency
Programmable WRITE latency
Write data mask function via CA bus with single and
double byte mask granularity
Data bus inversion (DBI) and CA bus inversion
(CABI)
Input/output PLL
CA bus training: CA input monitoring via DQ/
DBI_n/EDC signals
WCK2CK clock training with phase information via
EDC signals
Data read and write training via read FIFO (depth =
6)
Read/write data transmission integrity secured by
cyclic redundancy check using half data rate CRC
Programmable CRC READ latency
Programmable CRC WRITE latency
Programmable EDC hold pattern for CDR
RDQS mode on EDC pins
Low power modes
On‐chip temperature sensor with read‐out
Auto precharge option for each burst access
Auto refresh mode (32ms, 16k cycles) with per-bank
and per-2-bank refresh options
Temperature sensor controlled self refresh rate
Digital
t
RAS lockout
On‐die termination (ODT) for all high‐speed inputs
Pseudo open drain (POD135 and POD125) compati-
ble outputs
ODT and output driver strength auto calibration
with external resistor ZQ pin (120Ω)
Internal V
REF
with DFE for data inputs, with input
receiver characteristics programmable per pin
Selectable external or internal V
REF
for CA inputs;
programmable V
REF
offsets for internal V
REF
Vendor ID for device identification
IEEE 1149.1 compliant boundary scan
180-ball BGA package
Lead-free (RoHS-compliant) and halogen-free
packaging
T
C
= 0°C to +95°C
Options
1
• Organization
– 256 Meg × 32 (words × bits)
• FBGA package
– 180-ball (12.0mm × 14.0mm)
• Timing – maximum data rate
– 12 Gb/s
– 14 Gb/s
– 16 Gb/s
• Operating temperature
– Commercial (0°C
T
C
+95°C)
• Revision
Note:
Marking
256M32
JE
-12
-14
-16
None
A
1. Not all options listed can be combined to
define an offered product. Use the part
catalog search on http://www.micron.com
for available offerings.
CCMTD-1412786195-10191
gddr6_sgram_8gb_brief.pdf - Rev. F 8/18 EN
1
Products and specifications discussed herein are subject to change by Micron without notice.
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2016 Micron Technology, Inc. All rights reserved.

MT61K256M32JE-12:A TR相似产品对比

MT61K256M32JE-12:A TR MT61K256M32JE-12:A MT61K256M32JE-13:A MT61K256M32JE-14:A MT61K256M32JE-13:A TR MT61K256M32JE-14:A TR
描述 IC RAM 8G PARALLEL 1.5GHZ FBGA IC RAM 8G PARALLEL 1.5GHZ FBGA IC RAM 8G PARALLEL 1.625GHZ IC RAM 8G PARALLEL 1.75GHZ IC RAM 8G PARALLEL 1.625GHZ IC RAM 8G PARALLEL 1.75GHZ
存储器类型 易失 易失 易失 易失 易失 易失
存储器格式 RAM RAM RAM RAM RAM RAM
技术 SGRAM - GDDR6 SGRAM - GDDR6 SGRAM - GDDR6 SGRAM - GDDR6 SGRAM - GDDR6 SGRAM - GDDR6
存储容量 8Gb (256M x 32) 8Gb (256M x 32) 8Gb (256M x 32) 8Gb (256M x 32) 8Gb (256M x 32) 8Gb (256M x 32)
时钟频率 1.5GHz 1.5GHz 1.625GHz 1.75GHz 1.625GHz 1.75GHz
存储器接口 并联 并联 并联 并联 并联 并联
电压 - 电源 1.31 V ~ 1.39 V 1.31 V ~ 1.39 V 1.31 V ~ 1.39 V 1.31 V ~ 1.39 V 1.31 V ~ 1.39 V 1.31 V ~ 1.39 V
工作温度 0°C ~ 95°C(TC) 0°C ~ 95°C(TC) 0°C ~ 95°C(TC) 0°C ~ 95°C(TC) 0°C ~ 95°C(TC) 0°C ~ 95°C(TC)
端午一回来就收到大礼!!啊哈哈哈哈。。
端午节一回来就收到铁电板子了!!才忙回来,速速上张图!哈哈哈!!谢谢EEWORID!!谢谢TI!!这个暑假有得玩了!!(手机有点烂,像素不行啊!!)...
sssnnn521 微控制器 MCU
匠人手记网络版.pdf
匠人手记精品一件,ARM开发经典经验!...
starrysky0228 嵌入式系统
Web前端入门知识点有哪些?
首先要知道什么前端是做些什么的,用什么软件语言开发编写的,所以我们先来简单了解一下前端。   1、代码编辑器/IDEs   与2019年一样,微软的VSCode将成为20 ......
huaqingyuanjian 综合技术交流
直流无刷电机
我用的内转子直流无刷电机抽水,再泵出去,PWM控制方式,为什么从高占空比往低占空比调的时候,电机会非常卡顿,直接低占空比启动或从低到高占空比就很稳定?是电机的问题还是驱动器参数配置的不 ......
哦吼吼 电机控制
MIG产生的ddr控制器怎么和自己的逻辑对接
MIG产生的ddr控制器怎么和自己的逻辑对接?我用了2个fifo,一个入一个出,但是出来的信号总是不正常。求助...
jokeboy999 FPGA/CPLD
da数模转换 干扰问题
本帖最后由 paulhyde 于 2014-9-15 03:38 编辑 使用dac902+opa690 在电源线上有大概2k左右的600mv左右的干扰信号,电源和地之间加了个电容好了点,去掉数字量输入和clk,干扰只有50mv左右,求 ......
qiukaixiang 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 322  497  539  2238  1878  7  10  11  46  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved