电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510CCA24M5760AAG

产品描述SINGLE FREQUENCY XO, OE PIN 2 (O
产品类别无源元件   
文件大小683KB,共31页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

510CCA24M5760AAG在线购买

供应商 器件名称 价格 最低购买 库存  
510CCA24M5760AAG - - 点击查看 点击购买

510CCA24M5760AAG概述

SINGLE FREQUENCY XO, OE PIN 2 (O

510CCA24M5760AAG规格参数

参数名称属性值
类型XO(标准)
频率24.576MHz
功能启用/禁用
输出CMOS
电压 - 电源3.3V
频率稳定度±20ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)26mA
安装类型表面贴装
封装/外壳4-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)18mA

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
磁翻板液位计的放空阀和排污阀作用
一般现场当磁翻板液位计主体管道里面的脏东西多了,卡住浮子会影响测量,这个时候检修。需要将与罐体法兰之间的阀门关闭,打开液位计下端的排污阀进行排放,这个时候如果放不干净,应该是 ......
cfybhd 传感器
怎么读出的文件是乱码和小方框
代码如下: BOOL PopFileRead (HWND hwndEdit, LPTSTR pstrFileName) { //BYTE bySwap ; int flag=0; DWORD dwBytesRead ; HANDLE hFile ; int iF ......
yswlmike 嵌入式系统
LED恒压恒流求助
小弟最近在做LED,副边控制用的是BCD的ap4313,是一款恒压恒流芯片恒压当然是通过Bandgap的分压,恒流当然是通过选择限流电阻,这些都不废话我好奇的是:它个两个运放的输出是接一起的,应该只 ......
tonytong 电源技术
Mutilsim 10.1仿真时,脉冲变压器的参数怎么设啊
大家好,我最近仿真个脉冲电源,其中有脉冲变压器,一边写着140TS 另一边写着13TS,及15TS,我应怎么设啊,再有还有个1N60场效应管好像没有,高手说下怎么设啊,:congratulate: ,谢了先...
ddllxxrr 模拟电子
我想买个FPGA的开发板,请指教一二啊!
我已经系统的学习了Verilog,数电,单片机之类的也已经学完了,想好好的学习一下FPGA,想问一下,应该买Altera的还是Xilinx的,具体哪种的性价比高点? 买开发板对学习有帮助吗? 谢谢各位兄 ......
似水如烟 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1435  1779  82  935  1971  55  35  42  24  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved