电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

534BB000507DGR

产品描述QUAD FREQUENCY XO, OE PIN 2
产品类别无源元件   
文件大小445KB,共12页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

534BB000507DGR在线购买

供应商 器件名称 价格 最低购买 库存  
534BB000507DGR - - 点击查看 点击购买

534BB000507DGR概述

QUAD FREQUENCY XO, OE PIN 2

534BB000507DGR规格参数

参数名称属性值
类型XO(标准)
频率 - 输出 1942MHz
频率 - 输出 2977MHz
频率 - 输出 3980MHz
频率 - 输出 41GHz
功能启用/禁用
输出LVDS
电压 - 电源3.3V
频率稳定度±20ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)98mA
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度0.071"(1.80mm)
封装/外壳8-SMD,无引线
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
Si534
R
EVISION
D
Q
UAD
F
R E Q U E N C Y
C
RYSTAL
O
S C I L L A T O R
(XO)
(10 M H
Z TO
1 . 4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Four selectable output frequencies
®
3rd generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Description
The Si534 quad frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si534
is available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si534 uses one fixed crystal to
provide a wide range of output frequencies. This IC-based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si534 IC-based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
FS[1]
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS[0]
(CMOS)
OE
GND
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si534
大家帮看看这个错误怎么解决
我在Wince下开发Ndis驱动,编译时出现如下错误. 函数NdisMCmRegisterAddressFamily在ndis.h中,头文件已经包过了,但是连接出错. 请问这个怎么解决? 错误信息如下: BUILD: Compiling .\SSLS ......
jxz128 嵌入式系统
STM32PB2(BOOT1)使用注意
STM32 PB2(BOOT1)使用注意 由于STM32 PB2脚是复用引脚,而且该复用功能是用于启动选择,使用时就要小心了 ------------------------------------------------------------------------ ......
a8719978 stm32/stm8
[救命呀]双机容错系统!!!!
基于51的双机容错系统,使用小车模拟月球车,使用两片以上的51机控制小车的运动,多片51间协调工作,当其中一片51机出现故障,另一片51可以自动工作,达到双机热备份。 程序 + 论文 ......
scykj 嵌入式系统
Protel 设计技巧
在设计多张电路图时,会用到Placeport,在生成网络表时,在Net identifier Scope选项中选择:Net Labels and Ports Global。...
heningbo PCB设计
CCS V7发布,支持win10,老版本就免费了
http://processors.wiki.ti.com/index.php/Download_CCS#Free_license_for_older_versions 288250 ...
dql2016 TI技术论坛
AD10自动布线时如何设置电源线和底线的线宽
请问高手,AD10自动布线时如何设置电源线和底线的线宽?谢谢! ...
chenbingjy PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2868  1803  1868  1444  1574  18  41  44  12  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved