电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AC109

产品描述AC SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16
产品类别半导体    逻辑   
文件大小329KB,共12页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 详细参数 选型对比 全文预览

74AC109概述

AC SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16

交流系列, 双正边沿J-KBAR触发器, 互补输出, PDSO16

74AC109规格参数

参数名称属性值
功能数量2
端子数量16
最大工作温度85 Cel
最小工作温度-40 Cel
最大供电/工作电压6 V
最小供电/工作电压2 V
额定供电电压3.3 V
加工封装描述4.40 MM, MO-153, TSSOP-16
无铅Yes
欧盟RoHS规范Yes
状态ACTIVE
工艺CMOS
包装形状RECTANGULAR
包装尺寸SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
表面贴装Yes
端子形式GULL WING
端子间距0.6500 mm
端子涂层NICKEL PALLADIUM GOLD
端子位置DUAL
包装材料PLASTIC/EPOXY
温度等级INDUSTRIAL
系列AC
逻辑IC类型J-KBAR FLIP-FLOP
位数2
输出极性COMPLEMENTARY
传播延迟TPD16 ns
触发器类型POSITIVE EDGE
最大-最小频率125 MHz

文档预览

下载PDF文档
74AC109, 74ACT109 Dual JK Positive Edge-Triggered Flip-Flop
March 2007
74AC109, 74ACT109
Dual JK Positive Edge-Triggered Flip-Flop
Features
I
CC
reduced by 50%
Outputs source/sink 24mA
ACT109 has TTL-compatible inputs
tm
General Description
The AC/ACT109 consists of two high-speed completely
independent transition clocked JK flip-flops. The clocking
operation is independent of rise and fall times of the
clock waveform. The JK design allows operation as a
D-Type flip-flop (refer to AC/ACT74 data sheet) by
connecting the J and K inputs together.
Asynchronous Inputs:
LOW input to S
D
(Set) sets Q to HIGH level
LOW input to C
D
(Clear) sets Q to LOW level
Clear and Set are independent of clock
Simultaneous LOW on C
D
and S
D
makes both
Q and Q HIGH
Ordering Information
Order
Number
74AC109SC
74AC109SJ
74AC109MTC
74ACT109SC
74AC109MTC
74ACT109PC
Package
Number
M16A
M16D
MTC16
M16A
MTC16
N16E
Package Description
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
Connection Diagram
Pin Descriptions
Pin Names
J
1
, J
2
, K
1
, K
2
CP
1
, CP
2
C
D1
, C
D2
S
D1
, S
D2
Q
1
, Q
2
, Q
1
, Q
2
Description
Data Inputs
Clock Pulse Inputs
Direct Clear Inputs
Direct Set Inputs
Outputs
FACT™ is a trademark of Fairchild Semiconductor Corporation
.
©1988 Fairchild Semiconductor Corporation
74AC109, 74ACT109 Rev. 1.5
www.fairchildsemi.com

74AC109相似产品对比

74AC109 74AC109SJ 74AC109SC 74AC109_07 74ACT109
描述 AC SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16 AC SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16 AC SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16 AC SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16 AC SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16
功能数量 2 2 2 2 2
端子数量 16 16 16 16 16
表面贴装 Yes YES YES Yes Yes
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING
端子位置 DUAL DUAL DUAL DUAL DUAL
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
系列 AC AC AC AC AC
位数 2 2 2 2 2
输出极性 COMPLEMENTARY COMPLEMENTARY COMPLEMENTARY COMPLEMENTARY COMPLEMENTARY
触发器类型 POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
最大工作温度 85 Cel - - 85 Cel 85 Cel
最小工作温度 -40 Cel - - -40 Cel -40 Cel
最大供电/工作电压 6 V - - 6 V 6 V
最小供电/工作电压 2 V - - 2 V 2 V
额定供电电压 3.3 V - - 3.3 V 3.3 V
加工封装描述 4.40 MM, MO-153, TSSOP-16 - - 4.40 MM, MO-153, TSSOP-16 4.40 MM, MO-153, TSSOP-16
无铅 Yes - - Yes Yes
欧盟RoHS规范 Yes - - Yes Yes
状态 ACTIVE - - ACTIVE ACTIVE
工艺 CMOS - - CMOS CMOS
包装形状 RECTANGULAR - - RECTANGULAR RECTANGULAR
包装尺寸 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH - - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
端子间距 0.6500 mm - - 0.6500 mm 0.6500 mm
端子涂层 NICKEL PALLADIUM GOLD - - NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD
包装材料 PLASTIC/EPOXY - - PLASTIC/EPOXY PLASTIC/EPOXY
逻辑IC类型 J-KBAR FLIP-FLOP - - J-KBAR FLIP-FLOP J-KBAR FLIP-FLOP
传播延迟TPD 16 ns - - 16 ns 16 ns
最大-最小频率 125 MHz - - 125 MHz 125 MHz

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 764  2889  2254  2895  1231  39  21  14  18  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved