电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74F564_00

产品描述Octal D-Type Flip-Flop with 3-STATE Outputs
文件大小62KB,共6页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 选型对比 全文预览

74F564_00概述

Octal D-Type Flip-Flop with 3-STATE Outputs

文档预览

下载PDF文档
74F564 Octal D-Type Flip-Flop with 3-STATE Outputs
April 1983
Revised October 2000
74F564
Octal D-Type Flip-Flop with 3-STATE Outputs
General Description
The 74F564 is a high-speed, low power octal flip-flop with a
buffered common Clock (CP) and a buffered common Out-
put Enable (OE). The information presented to the D inputs
is sorted in the flip-flops on the LOW-to-HIGH Clock (CP)
transition.
This device is functionally identical to the 74F574, but has
inverted outputs.
Features
s
Inputs and outputs on opposite sides of package allow
easy interface with microprocessors
s
Useful as input or output port for microprocessors
s
Functionally identical to 74F574
s
3-STATE outputs for bus-oriented applications
Ordering Code:
Order Number
74F564SJ
74F564PC
Package Number
M20D
N20A
Package Description
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Logic Symbols
Connection Diagram
IEEE/IEC
© 2000 Fairchild Semiconductor Corporation
DS009563
www.fairchildsemi.com

74F564_00相似产品对比

74F564_00 74F564PC 74F564
描述 Octal D-Type Flip-Flop with 3-STATE Outputs Octal D-Type Flip-Flop with 3-STATE Outputs Octal D-Type Flip-Flop with 3-STATE Outputs

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2032  1496  576  1106  95  41  31  12  23  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved