电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LV165N,112

产品描述IC 8BIT SHIFT REGISTER 16-DIP
产品类别逻辑    逻辑   
文件大小223KB,共21页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 全文预览

74LV165N,112概述

IC 8BIT SHIFT REGISTER 16-DIP

74LV165N,112规格参数

参数名称属性值
Brand NameNXP Semiconductor
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码DIP
包装说明DIP, DIP16,.3
针数16
制造商包装代码SOT38-4
Reach Compliance Codecompliant
其他特性CLOCK INHIBIT
计数方向RIGHT
系列LV/LV-A/LVX/H
JESD-30 代码R-PDIP-T16
JESD-609代码e4
长度19.025 mm
负载电容(CL)50 pF
逻辑集成电路类型PARALLEL IN SERIAL OUT
最大频率@ Nom-Sup20000000 Hz
位数8
功能数量1
端子数量16
最高工作温度125 °C
最低工作温度-40 °C
输出极性COMPLEMENTARY
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP16,.3
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)260
电源3.3 V
传播延迟(tpd)90 ns
认证状态Not Qualified
座面最大高度4.2 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)1 V
标称供电电压 (Vsup)3.3 V
表面贴装NO
技术CMOS
温度等级AUTOMOTIVE
端子面层NICKEL PALLADIUM GOLD
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
触发器类型POSITIVE EDGE
宽度7.62 mm
最小 fmax78 MHz
Base Number Matches1

文档预览

下载PDF文档
74LV165
8-bit parallel-in/serial-out shift register
Rev. 6 — 19 February 2014
Product data sheet
1. General description
The 74LV165 is an 8-bit parallel-load or serial-in shift register with complementary serial
outputs (Q7 and Q7) available from the last stage. When the parallel-load input (PL) is
LOW, parallel data from the inputs D0 to D7 are loaded into the register asynchronously.
When input PL is HIGH, data enters the register serially at the input DS. It shifts one place
to the right (Q0 Q1 Q2, etc.) with each positive-going clock transition. This feature
allows parallel-to-serial converter expansion by tying the output Q7 to the input DS of the
succeeding stage.
The clock input is a gate-OR structure which allows one input to be used as an active
LOW clock enable input (CE) input. The pin assignment for the inputs CP and CE is
arbitrary and can be reversed for layout convenience. The LOW-to-HIGH transition of the
input CE should only take place while CP HIGH for predictable operation. Either the CP or
the CE should be HIGH before the LOW-to-HIGH transition of PL to prevent shifting the
data when PL is activated.
2. Features and benefits
Wide supply voltage range from 1.0 V to 5.5 V
Synchronous parallel-to-serial applications
Optimized for low voltage applications: 1.0 V to 3.6 V
Synchronous serial input for easy expansion
Latch-up performance exceeds 250 mA
5.5 V tolerant inputs/outputs
Direct interface with TTL levels (2.7 V to 3.6 V)
Power-down mode
Complies with JEDEC standards:
JESD8-5 (2.3 V to 2.7 V)
JESD8B/JESD36 (2.7 V to 3.6 V)
JESD8-1A (4.5 V to 5.5 V)
ESD protection:
HBM JESD22-A114-A exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
Specified from
40 C
to +85
C
and from
40 C
to +125
C

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 20  1891  2326  609  673  30  11  10  36  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved