电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ABT646ADB,112

产品描述IC TXRX NON-INVERT 5.5V 24SSOP
产品类别逻辑    逻辑   
文件大小105KB,共19页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 全文预览

74ABT646ADB,112概述

IC TXRX NON-INVERT 5.5V 24SSOP

74ABT646ADB,112规格参数

参数名称属性值
Brand NameNXP Semiconductor
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SSOP2
包装说明5.30 MM, PLASTIC, MO-150, SOT340-1, SSOP-24
针数24
制造商包装代码SOT340-1
Reach Compliance Codecompliant
其他特性WITH DIRECTION CONTROL
控制类型INDEPENDENT CONTROL
计数方向BIDIRECTIONAL
系列ABT
JESD-30 代码R-PDSO-G24
JESD-609代码e4
长度8.2 mm
逻辑集成电路类型REGISTERED BUS TRANSCEIVER
最大I(ol)0.064 A
湿度敏感等级1
位数8
功能数量1
端口数量2
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装等效代码SSOP24,.3
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
包装方法TUBE
峰值回流温度(摄氏度)260
电源5 V
Prop。Delay @ Nom-Sup5.4 ns
传播延迟(tpd)5.6 ns
认证状态Not Qualified
座面最大高度2 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术BICMOS
温度等级INDUSTRIAL
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
翻译N/A
触发器类型POSITIVE EDGE
宽度5.3 mm

文档预览

下载PDF文档
74ABT646A
Octal bus transceiver/register; 3-state
Rev. 03 — 15 March 2010
Product data sheet
1. General description
The 74ABT646A high-performance BiCMOS device combines low static and dynamic
power dissipation with high speed and high output drive.
The 74ABT646A transceiver/register consists of bus transceiver circuits with 3-state
outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of
data directly from the input bus or the internal registers. Data on the A bus or B bus will be
clocked into the registers as the appropriate clock pin (CPAB or CPBA) goes HIGH.
Output Enable (OE) and Direction (DIR) pins are provided to control the transceiver
function. In the transceiver mode, data present at the high-impedance port may be stored
in either the A or B register or both.
The Select (SAB, SBA) pins determine whether data is stored or transferred through the
device in real-time. The DIR pin determines which bus receives data when OE is active
(LOW). In isolation mode (OE = HIGH), data from bus A may be stored in the B register
and/or data from bus B may be stored in the A register. When an output function is
disabled, the input function is still enabled and may be used to store and transmit data.
Only one of the two buses, A or B, may be driven at a time. The examples in
Figure 5
“Real time bus transfer and storage” on page 6
demonstrate the four fundamental bus
management functions that can be performed with the 74ABT646A.
2. Features and benefits
I
I
I
I
I
I
I
I
I
Combines 74ABT245 and 74ABT373A type functions in one device
Independent registers for A and B buses
Multiplexed real-time and stored data
Live insertion and extraction permitted
Output capability: +64 mA to
−32
mA
Power-up 3-state
Power-up reset
Latch-up protection exceeds 500 mA per JESD78B class II level A
ESD protection:
N
HBM JESD22-A114F exceeds 2000 V
N
MM JESD22-A115-A exceeds 200 V

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2542  1363  990  2119  153  54  4  27  44  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved