电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

516NHA000270AAG

产品描述VCXO; DIFF/SE; DUAL FREQ; 0.1-25
产品类别无源元件   
文件大小616KB,共24页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

516NHA000270AAG在线购买

供应商 器件名称 价格 最低购买 库存  
516NHA000270AAG - - 点击查看 点击购买

516NHA000270AAG概述

VCXO; DIFF/SE; DUAL FREQ; 0.1-25

516NHA000270AAG规格参数

参数名称属性值
类型VCXO
频率 - 输出 1148.351648MHz, 148.5MHz
功能启用/禁用
输出CMOS
电压 - 电源3.3V
频率稳定度±20ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)29mA
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度0.071"(1.80mm)
封装/外壳6-SMD,无引线
电流 - 电源(禁用)(最大值)22mA

文档预览

下载PDF文档
Si516
D
U A L
F
REQUENCY
V
OLTAGE
- C
ON TROLLED
C
R YS TA L
O
SCILLATOR
(VCXO) 100 k H
Z T O
250 MH
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Two selectable output frequencies
Low-jitter operation
Short lead times: <2 weeks
AT-cut fundamental mode crystal
ensures high reliability/low aging
High power supply noise rejection
1% control voltage linearity
Available CMOS, LVPECL,
LVDS, and HCSL outputs
Optional 1:2 CMOS fanout buffer
3.3 and 2.5 V supply options
Industry-standard 5x7, 3.2x5, and
2.5x3.2 mm packages
Pb-free/RoHS-compliant
Selectable Kv (60, 90, 120,
150 ppm/V)
Si5602
5
X
7
MM
, 3.2
X
5
MM
2.5
X
3.2
MM
Ordering Information:
See page 14.
Applications
SONET/SDH/OTN
PON
Low Jitter PLLs
xDSL
Broadcast video
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si516 dual frequency VCXO utilizes Silicon Laboratories' advanced PLL
technology to provide any frequency from 100 kHz to 250 MHz. Unlike a
traditional VCXO where a different crystal is required for each output
frequency, the Si516 uses one fixed crystal and Silicon Labs’ proprietary
synthesizer to generate any frequency across this range. This IC-based
approach allows the crystal resonator to provide enhanced reliability,
improved mechanical robustness, and excellent stability. In addition, this
solution provides superior control voltage linearity and supply noise
rejection, improving PLL stability and simplifying low jitter PLL design in
noisy environments. The Si516 is factory-configurable for a wide variety of
user specifications, including frequency, supply voltage, output format,
tuning slope and stability. Specific configurations are factory-programmed at
time of shipment, eliminating long lead times and non-recurring engineering
charges associated with custom frequency oscillators.
Vc 1
FS
GND
2
3
6 V
DD
5 NC
4 CLK
CMOS Dual VCXO
Vc
FS
G ND
1
2
3
6 V
DD
5 CLK–
4 CLK+
LVPECL/LVDS/HCSL/Dual CM OS
Dual VCXO
Functional Block Diagram
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si516
求推荐学习运放的书
求推荐学习运放的书 。基础不太好,讲的高深的看不懂,有深入浅出的教材吗...
JFET 电源技术
1602
诸位帮个忙我的液晶程序 对第一排第一个写一个字符 但是整个屏幕都显示了!!看看!!...
无泪的哭泣 FPGA/CPLD
请教关于CreateFile的入门级问题
// 打开 驱动 hFlashFile = CreateFile(TEXT("COM1:"), GENERIC_READ | GENERIC_WRITE, 0, NULL, OPEN_EXISTING, 0, 0); 我想请问我如何在com驱动中知道我打开的是COM1,还是其他COM,比如C ......
jimmy0524 嵌入式系统
请教中文字库的问题。
升级原来单片机的手持设备,用ARM7替换。原来字库存放在一片AM29F040 FLASH里。 现在用ARM跑,我觉得字不是很多,字比较少,大概200种。想用程序来写。请教思路。 前提是字模提取的方法不变 ......
wangzicc 嵌入式系统
【设计工具】FPGA 白皮书之浮点DSP算法实现
浮点运算一直是通用CPU、DSP和GPU的专长,现在却越来越多的被FPGA实现,这主要是受医疗成像、无线或者国防设备等需要大动态范围同时又需要简化设计的新兴应用所拉动,本文介绍了用FPGA实现浮点 ......
GONGHCU FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2252  102  470  1404  305  24  37  21  6  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved