电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVCH16373ADGG-QJ

产品描述IC 16BIT BUS TXRX 48TSSOP
产品类别逻辑    逻辑   
文件大小766KB,共16页
制造商Nexperia
官网地址https://www.nexperia.com
标准
下载文档 详细参数 选型对比 全文预览

74LVCH16373ADGG-QJ在线购买

供应商 器件名称 价格 最低购买 库存  
74LVCH16373ADGG-QJ - - 点击查看 点击购买

74LVCH16373ADGG-QJ概述

IC 16BIT BUS TXRX 48TSSOP

74LVCH16373ADGG-QJ规格参数

参数名称属性值
Brand NameNexperia
是否Rohs认证符合
厂商名称Nexperia
零件包装代码TSSOP
包装说明TSSOP,
针数48
制造商包装代码SOT362-1
Reach Compliance Codecompliant
Samacsys Description74LVC16373A-Q100; 74LVCH16373A-Q100 - 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state@en-us
其他特性SEATED-HGT NOM
系列LVC/LCX/Z
JESD-30 代码R-PDSO-G48
长度12.5 mm
逻辑集成电路类型BUS DRIVER
湿度敏感等级1
位数8
功能数量2
端口数量2
端子数量48
最高工作温度125 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)260
传播延迟(tpd)14.4 ns
筛选级别AEC-Q100
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)1.65 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度6.1 mm
Base Number Matches1

文档预览

下载PDF文档
74LVC16373A-Q100;
74LVCH16373A-Q100
16-bit D-type transparent latch with 5 V tolerant
inputs/outputs; 3-state
Rev. 2 — 10 July 2014
Product data sheet
1. General description
The 74LVC16373A-Q100 and 74LVCH16373A-Q100 are 16-bit D-type transparent
latches featuring separate D-type inputs with bus hold (74LVCH16373A-Q100 only) for
each latch and 3-state outputs for bus-oriented applications. One Latch Enable (LE) input
and one Output Enable (OE) are provided for each octal. Inputs can be driven from either
3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to the outputs. These
features allow the use of these devices in mixed 3.3 V and 5 V applications.
The device consists of two sections of eight D-type transparent latches with 3-state true
outputs. When LE is HIGH, data at the Dn inputs enter the latches. In this condition, the
latches are transparent, that is, the latch outputs change each time its corresponding
D-input changes. The latches store the information that was present at the D-inputs one
set-up time (t
su
) preceding the HIGH-to-LOW transition of LE. When OE is LOW, the
contents of the eight latches are available at the outputs. When OE is HIGH, the outputs
go to the high impedance OFF-state. Operation of the OE input does not affect the state of
the latches. Bus hold on the data inputs eliminates the need for external pull-up resistors
to hold unused inputs.
This product has been qualified to the Automotive Electronics Council (AEC) standard
Q100 (Grade 1) and is suitable for use in automotive applications.
2. Features and benefits
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from
40 C
to +85
C
and from
40 C
to +125
C
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
Multibyte flow-through standard pinout architecture
Multiple low inductance supply pins for minimum noise and ground bounce
Direct interface with TTL levels
All data inputs have bus hold (74LVCH16373A-Q100 only)
High-impedance when V
CC
= 0 V
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)

74LVCH16373ADGG-QJ相似产品对比

74LVCH16373ADGG-QJ 74LVC16373ADGG-Q1J
描述 IC 16BIT BUS TXRX 48TSSOP IC TRANSPARENT LATCH 16B 48TSSOP
Brand Name Nexperia Nexperia
是否Rohs认证 符合 符合
厂商名称 Nexperia Nexperia
零件包装代码 TSSOP TSSOP
包装说明 TSSOP, TSSOP,
针数 48 48
制造商包装代码 SOT362-1 SOT362-1
Reach Compliance Code compliant compliant
Samacsys Description 74LVC16373A-Q100; 74LVCH16373A-Q100 - 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state@en-us 74LVC16373A-Q100; 74LVCH16373A-Q100 - 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state@en-us
其他特性 SEATED-HGT NOM SEATED-HGT NOM
系列 LVC/LCX/Z LVC/LCX/Z
JESD-30 代码 R-PDSO-G48 R-PDSO-G48
长度 12.5 mm 12.5 mm
逻辑集成电路类型 BUS DRIVER BUS DRIVER
湿度敏感等级 1 1
位数 8 8
功能数量 2 2
端口数量 2 2
端子数量 48 48
最高工作温度 125 °C 125 °C
最低工作温度 -40 °C -40 °C
输出特性 3-STATE 3-STATE
输出极性 TRUE TRUE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TSSOP TSSOP
封装形状 RECTANGULAR RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度) 260 260
传播延迟(tpd) 14.4 ns 14.4 ns
筛选级别 AEC-Q100 AEC-Q100
座面最大高度 1.2 mm 1.2 mm
最大供电电压 (Vsup) 3.6 V 3.6 V
最小供电电压 (Vsup) 1.65 V 1.65 V
标称供电电压 (Vsup) 3.3 V 3.3 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 AUTOMOTIVE AUTOMOTIVE
端子形式 GULL WING GULL WING
端子节距 0.5 mm 0.5 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 30 30
宽度 6.1 mm 6.1 mm
Base Number Matches 1 1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2033  1926  509  2048  2013  25  50  58  41  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved