电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT8209AC-G3-25S-166.666660T

产品描述-20 TO 70C, 2520, 50PPM, 2.5V, 1
产品类别无源元件   
文件大小647KB,共15页
制造商SiTime
标准
下载文档 全文预览

SIT8209AC-G3-25S-166.666660T概述

-20 TO 70C, 2520, 50PPM, 2.5V, 1

文档预览

下载PDF文档
SiT8209
Ultra-Performance Oscillator
Features
Any frequency between 80.000001 and 220 MHz accurate to
6 decimal places
100% pin-to-pin drop-in replacement to quartz-based oscillators
Ultra-low phase jitter: 0.5 ps (12 kHz to 20 MHz)
Frequency stability as low as ±10 PPM
Industrial or extended commercial temperature range
LVCMOS/LVTTL compatible output
Standard 4-pin packages: 2.5 x 2.0, 3.2 x 2.5, 5.0 x 3.2,
7.0 x 5.0 mm x mm
Outstanding silicon reliability of 2 FIT or 500 million hour MTBF
Pb-free, RoHS and REACH compliant
Ultra-short lead time
Applications
SATA, SAS, Ethernet, 10-Gigabit Ethernet, SONET, PCI
Express, video, Wireless
Computing, storage, networking, telecom, industrial control
Table 1. Electrical Characteristics
Parameter
Output Frequency Range
Frequency Stability
Symbol
f
F_stab
[1]
Min.
80.000001
-10
-20
-25
-50
Typ.
1.8
2.5
2.8
3.3
34
30
1.2
100
7
1.5
2
0.5
Max.
220
+10
+20
+25
+50
+70
+85
1.89
2.75
3.08
3.63
36
33
31
30
70
10
55
60
2
10%
30%
250
10
115
10
2
3
1
+1.5
+5
Unit
MHz
PPM
PPM
PPM
PPM
°C
°C
V
V
V
V
mA
mA
mA
mA
µA
µA
%
%
ns
Vdd
Vdd
Vdd
Vdd
kΩ
MΩ
ms
ns
ms
ps
ps
ps
PPM
PPM
Pin 1, OE or
ST
Pin 1, OE or
ST
Extended Commercial
Industrial
Condition
Inclusive of Initial tolerance at 25 °C, and variations over
operating temperature, rated power supply voltage and load
Operating Temperature Range
Supply Voltage
T_use
Vdd
-20
-40
1.71
2.25
2.52
2.97
Supply voltages between 2.5V and 3.3V can be supported.
Contact
SiTime
for guaranteed performance specs for supply
voltages not specified in this table.
Current Consumption
OE Disable Current
Idd
I_OD
No load condition, f = 100 MHz, Vdd = 2.5V, 2.8V or 3.3V
No load condition, f = 100 MHz, Vdd = 1.8V
Vdd = 2.5V, 2.8V or 3.3V, OE = GND, output is Weakly Pulled
Down
Vdd = 1.8 V. OE = GND, output is Weakly Pulled Down
Vdd = 2.5V, 2.8V or 3.3V,
ST
= GND, output is Weakly
Pulled Down
Vdd = 1.8 V.
ST
= GND, output is Weakly Pulled Down
f <= 165 MHz, all Vdds.
f > 165 MHz, all Vdds.
15 pF load, 10% - 90% Vdd
IOH = -6 mA, IOL = 6 mA, (Vdd = 3.3V, 2.8V, 2.5V)
IOH = -3 mA, IOL = 3 mA, (Vdd = 1.8V)
Standby Current
I_std
Duty Cycle
Rise/Fall Time
Output Voltage High
Output Voltage Low
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
DC
Tr, Tf
VOH
VOL
VIH
VIL
Z_in
45
40
90%
70%
2
Pin 1, OE logic high or logic low, or
ST
logic high
Pin 1,
ST
logic low
Measured from the time Vdd reaches its rated minimum value
f = 80 MHz, For other frequencies, T_oe = 100 ns + 3 cycles
In standby mode, measured from the time
ST
pin
crosses 50% threshold. Refer to
Figure 5.
f = 156.25 MHz, Vdd = 2.5V, 2.8V or 3.3V
f = 156.25 MHz, Vdd = 1.8V
f = 156.25 MHz, Integration bandwidth = 12 kHz to 20 MHz
25°C
25°C
Startup Time
OE Enable/Disable Time
Resume Time
RMS Period Jitter
RMS Phase Jitter (random)
First year Aging
10-year Aging
T_start
T_oe
T_resume
T_jitt
T_phj
F_aging
-1.5
-5
Note:
1. All electrical specifications in the above table are specified with 15 pF output load and for all Vdd(s) unless otherwise stated.
Rev 1.1
January 2, 2017
www.sitime.com
CD4013二分频电路
想用CD4013搭建二分频,Pspice中没有CD4013就用了CD4013B,但是最后不能二分频,想请各路大神看看问题在哪 351122 351121 ...
xuzhifanxyz 模拟与混合信号
定时器1做串行口波特率发生器,赋简单源程序
我现用定时器1做AT89C51串行口波特率发生器实验,程序如下: #include #define uchar unsigned char #define uint unsigned int uchar g_ucReceivedData; /* 保存串口发来的数据 */ ......
quansheng 嵌入式系统
你知道吗?中国移动每天净赚3亿!!!!!!(转载)
昨日,中国移动发布的中报显示,其营收和净利仍保持稳定增长,但增速出现了较大幅度下滑,结束了多年来的“两位数”增速。 财报显示,中国移动上半年收入2129.1亿元,同比增长8.9%。上半年净 ......
征服 聊聊、笑笑、闹闹
wince jvm jsp tomcat
问题一、谁能推荐一下免费的wince下的jvm?网上google了下没有找到免费的~ 问题二、wince下对于jsp支持如何?看了下wince下只支持asp 问题三、wince下有能实现tomcat功能的类似组件吗? 忘 ......
gonnago1 嵌入式系统
发几张飞机的图片!
今天无意在看到以前电脑存的照片。是老毛子的飞机,被打成这样还照样迫降,质量确实比国内的工艺强。中国航空还得要强。还有其他的图片!...
spj2007 聊聊、笑笑、闹闹
分析-VERILOG上升沿检测表达
always @(posedge clk) beginwrsigbuf<= wrsig; wrsigrise<=(~wrsigbuf)&wrsig; end说当wrsig从0到1时,wrsigrise为1 分析如下:当wrsig为0时,wrsigbuf和w ......
eeleader FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2627  1371  2816  2491  2244  22  1  50  54  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved